MIPS: remove ejtag_srst variant
The mips_m4k_assert_reset has now been restructured so the variant ejtag_srst is not required anymore. The ejtag software reset will be used if the target does not have srst connected. Remove ejtag_srst from docs. Signed-off-by: Spencer Oliver <ntfreak@users.sourceforge.net>__archive__
parent
051e2c99ab
commit
79ca05b106
|
@ -3453,14 +3453,6 @@ be detected and the normal reset behaviour used.
|
|||
@item @code{fa526} -- resembles arm920 (w/o Thumb)
|
||||
@item @code{feroceon} -- resembles arm926
|
||||
@item @code{mips_m4k} -- a MIPS core. This supports one variant:
|
||||
@itemize @minus
|
||||
@item @code{ejtag_srst} ... Use this when debugging targets that do not
|
||||
provide a functional SRST line on the EJTAG connector. This causes
|
||||
OpenOCD to instead use an EJTAG software reset command to reset the
|
||||
processor.
|
||||
You still need to enable @option{srst} on the @command{reset_config}
|
||||
command to enable OpenOCD hardware reset functionality.
|
||||
@end itemize
|
||||
@item @code{xscale} -- this is actually an architecture,
|
||||
not a CPU type. It is based on the ARMv5 architecture.
|
||||
There are several variants defined:
|
||||
|
|
|
@ -212,18 +212,17 @@ int mips_m4k_halt(struct target *target)
|
|||
|
||||
int mips_m4k_assert_reset(struct target *target)
|
||||
{
|
||||
struct mips32_common *mips32 = target_to_mips32(target);
|
||||
struct mips_ejtag *ejtag_info = &mips32->ejtag_info;
|
||||
struct mips_m4k_common *mips_m4k = target_to_m4k(target);
|
||||
struct mips_ejtag *ejtag_info = &mips_m4k->mips32.ejtag_info;
|
||||
int assert_srst = 1;
|
||||
|
||||
LOG_DEBUG("target->state: %s",
|
||||
target_state_name(target));
|
||||
|
||||
enum reset_types jtag_reset_config = jtag_get_reset_config();
|
||||
|
||||
if (!(jtag_reset_config & RESET_HAS_SRST))
|
||||
{
|
||||
LOG_ERROR("Can't assert SRST");
|
||||
return ERROR_FAIL;
|
||||
}
|
||||
assert_srst = 0;
|
||||
|
||||
if (target->reset_halt)
|
||||
{
|
||||
|
@ -237,14 +236,7 @@ int mips_m4k_assert_reset(struct target *target)
|
|||
mips_ejtag_set_instr(ejtag_info, EJTAG_INST_NORMALBOOT, NULL);
|
||||
}
|
||||
|
||||
if (strcmp(target->variant, "ejtag_srst") == 0)
|
||||
{
|
||||
uint32_t ejtag_ctrl = ejtag_info->ejtag_ctrl | EJTAG_CTRL_PRRST | EJTAG_CTRL_PERRST;
|
||||
LOG_DEBUG("Using EJTAG reset (PRRST) to reset processor...");
|
||||
mips_ejtag_set_instr(ejtag_info, EJTAG_INST_CONTROL, NULL);
|
||||
mips_ejtag_drscan_32(ejtag_info, &ejtag_ctrl);
|
||||
}
|
||||
else
|
||||
if (assert_srst)
|
||||
{
|
||||
/* here we should issue a srst only, but we may have to assert trst as well */
|
||||
if (jtag_reset_config & RESET_SRST_PULLS_TRST)
|
||||
|
@ -256,11 +248,19 @@ int mips_m4k_assert_reset(struct target *target)
|
|||
jtag_add_reset(0, 1);
|
||||
}
|
||||
}
|
||||
else
|
||||
{
|
||||
/* use ejtag reset - not supported by all cores */
|
||||
uint32_t ejtag_ctrl = ejtag_info->ejtag_ctrl | EJTAG_CTRL_PRRST | EJTAG_CTRL_PERRST;
|
||||
LOG_DEBUG("Using EJTAG reset (PRRST) to reset processor...");
|
||||
mips_ejtag_set_instr(ejtag_info, EJTAG_INST_CONTROL, NULL);
|
||||
mips_ejtag_drscan_32(ejtag_info, &ejtag_ctrl);
|
||||
}
|
||||
|
||||
target->state = TARGET_RESET;
|
||||
jtag_add_sleep(50000);
|
||||
|
||||
register_cache_invalidate(mips32->core_cache);
|
||||
register_cache_invalidate(mips_m4k->mips32.core_cache);
|
||||
|
||||
if (target->reset_halt)
|
||||
{
|
||||
|
|
|
@ -32,14 +32,14 @@ struct target;
|
|||
struct mips_m4k_common
|
||||
{
|
||||
int common_magic;
|
||||
struct mips32_common mips32_common;
|
||||
struct mips32_common mips32;
|
||||
};
|
||||
|
||||
static inline struct mips_m4k_common *
|
||||
target_to_m4k(struct target *target)
|
||||
{
|
||||
return container_of(target->arch_info,
|
||||
struct mips_m4k_common, mips32_common);
|
||||
struct mips_m4k_common, mips32);
|
||||
}
|
||||
|
||||
int mips_m4k_bulk_write_memory(struct target *target,
|
||||
|
|
Loading…
Reference in New Issue