arm_adi_v5: added partnumbers
On hi6220 'dap info' returned some unknown components from ARM. Collected from ARM docs, mostly ROM table entries. Typo fix for Cortex-M3 FPB. Change-Id: I96bbf7349061937b3afc8bb8d6d1650f2609f82d Signed-off-by: Jiri Kastner <cz172638@gmail.com> Signed-off-by: Andreas Färber <afaerber@suse.de> Reviewed-on: http://openocd.zylin.com/3407 Tested-by: jenkins Reviewed-by: Tomas Vanek <vanekt@fbl.cz>__archive__
parent
060e9c3b36
commit
0c96c4e88e
|
@ -965,18 +965,30 @@ static const struct {
|
|||
{ ARM_ID, 0x000, "Cortex-M3 SCS", "(System Control Space)", },
|
||||
{ ARM_ID, 0x001, "Cortex-M3 ITM", "(Instrumentation Trace Module)", },
|
||||
{ ARM_ID, 0x002, "Cortex-M3 DWT", "(Data Watchpoint and Trace)", },
|
||||
{ ARM_ID, 0x003, "Cortex-M3 FBP", "(Flash Patch and Breakpoint)", },
|
||||
{ ARM_ID, 0x003, "Cortex-M3 FPB", "(Flash Patch and Breakpoint)", },
|
||||
{ ARM_ID, 0x008, "Cortex-M0 SCS", "(System Control Space)", },
|
||||
{ ARM_ID, 0x00a, "Cortex-M0 DWT", "(Data Watchpoint and Trace)", },
|
||||
{ ARM_ID, 0x00b, "Cortex-M0 BPU", "(Breakpoint Unit)", },
|
||||
{ ARM_ID, 0x00c, "Cortex-M4 SCS", "(System Control Space)", },
|
||||
{ ARM_ID, 0x00d, "CoreSight ETM11", "(Embedded Trace)", },
|
||||
{ ARM_ID, 0x00e, "Cortex-M7 FPB", "(Flash Patch and Breakpoint)", },
|
||||
{ ARM_ID, 0x490, "Cortex-A15 GIC", "(Generic Interrupt Controller)", },
|
||||
{ ARM_ID, 0x4a1, "Cortex-A53 ROM", "(v8 Memory Map ROM Table)", },
|
||||
{ ARM_ID, 0x4a2, "Cortex-A57 ROM", "(ROM Table)", },
|
||||
{ ARM_ID, 0x4a3, "Cortex-A53 ROM", "(v7 Memory Map ROM Table)", },
|
||||
{ ARM_ID, 0x4a4, "Cortex-A72 ROM", "(ROM Table)", },
|
||||
{ ARM_ID, 0x4af, "Cortex-A15 ROM", "(ROM Table)", },
|
||||
{ ARM_ID, 0x4c0, "Cortex-M0+ ROM", "(ROM Table)", },
|
||||
{ ARM_ID, 0x4c7, "Cortex-M7 PPB", "(Private Peripheral Bus ROM Table)", },
|
||||
{ ARM_ID, 0x4c3, "Cortex-M3 ROM", "(ROM Table)", },
|
||||
{ ARM_ID, 0x4c4, "Cortex-M4 ROM", "(ROM Table)", },
|
||||
{ ARM_ID, 0x4c7, "Cortex-M7 PPB ROM", "(Private Peripheral Bus ROM Table)", },
|
||||
{ ARM_ID, 0x4c8, "Cortex-M7 ROM", "(ROM Table)", },
|
||||
{ ARM_ID, 0x470, "Cortex-M1 ROM", "(ROM Table)", },
|
||||
{ ARM_ID, 0x471, "Cortex-M0 ROM", "(ROM Table)", },
|
||||
{ ARM_ID, 0x906, "CoreSight CTI", "(Cross Trigger)", },
|
||||
{ ARM_ID, 0x907, "CoreSight ETB", "(Trace Buffer)", },
|
||||
{ ARM_ID, 0x908, "CoreSight CSTF", "(Trace Funnel)", },
|
||||
{ ARM_ID, 0x909, "CoreSight ATBR", "(Advanced Trace Bus Replicator)", },
|
||||
{ ARM_ID, 0x910, "CoreSight ETM9", "(Embedded Trace)", },
|
||||
{ ARM_ID, 0x912, "CoreSight TPIU", "(Trace Port Interface Unit)", },
|
||||
{ ARM_ID, 0x913, "CoreSight ITM", "(Instrumentation Trace Macrocell)", },
|
||||
|
@ -1001,11 +1013,14 @@ static const struct {
|
|||
{ ARM_ID, 0x95f, "Cortex-A15 PTM", "(Program Trace Macrocell)", },
|
||||
{ ARM_ID, 0x961, "CoreSight TMC", "(Trace Memory Controller)", },
|
||||
{ ARM_ID, 0x962, "CoreSight STM", "(System Trace Macrocell)", },
|
||||
{ ARM_ID, 0x975, "Cortex-M7 ETM", "(Embedded Trace)", },
|
||||
{ ARM_ID, 0x9a0, "CoreSight PMU", "(Performance Monitoring Unit)", },
|
||||
{ ARM_ID, 0x9a1, "Cortex-M4 TPIU", "(Trace Port Interface Unit)", },
|
||||
{ ARM_ID, 0x9a4, "CoreSight GPR", "(Granular Power Requester)", },
|
||||
{ ARM_ID, 0x9a5, "Cortex-A5 PMU", "(Performance Monitor Unit)", },
|
||||
{ ARM_ID, 0x9a7, "Cortex-A7 PMU", "(Performance Monitor Unit)", },
|
||||
{ ARM_ID, 0x9a8, "Cortex-A53 CTI", "(Cross Trigger)", },
|
||||
{ ARM_ID, 0x9a9, "Cortex-M7 TPIU", "(Trace Port Interface Unit)", },
|
||||
{ ARM_ID, 0x9ae, "Cortex-A17 PMU", "(Performance Monitor Unit)", },
|
||||
{ ARM_ID, 0x9af, "Cortex-A15 PMU", "(Performance Monitor Unit)", },
|
||||
{ ARM_ID, 0x9b7, "Cortex-R7 PMU", "(Performance Monitoring Unit)", },
|
||||
|
|
Loading…
Reference in New Issue