2009-05-08 20:27:19 +00:00
|
|
|
#
|
|
|
|
# Texas Instruments DaVinci family: TMS320DM6446
|
|
|
|
#
|
|
|
|
if { [info exists CHIPNAME] } {
|
|
|
|
set _CHIPNAME $CHIPNAME
|
|
|
|
} else {
|
|
|
|
set _CHIPNAME dm6446
|
|
|
|
}
|
|
|
|
|
|
|
|
#
|
|
|
|
# For now, expect EMU0/EMU1 jumpered LOW (not TI's default) so ARM and ETB
|
|
|
|
# are enabled without making ICEpick route ARM and ETB into the JTAG chain.
|
2009-06-17 06:40:58 +00:00
|
|
|
# Override by setting EMU01 to "-disable".
|
2009-05-08 20:27:19 +00:00
|
|
|
#
|
|
|
|
# Also note: when running without RTCK before the PLLs are set up, you
|
|
|
|
# may need to slow the JTAG clock down quite a lot (under 2 MHz).
|
|
|
|
#
|
2009-06-17 06:40:58 +00:00
|
|
|
source [find target/icepick.cfg]
|
2009-06-29 20:04:21 +00:00
|
|
|
set EMU01 "-enable"
|
2009-06-17 06:40:58 +00:00
|
|
|
#set EMU01 "-disable"
|
|
|
|
|
|
|
|
# Subsidiary TAP: unknown ... must enable via ICEpick
|
2009-10-05 08:13:00 +00:00
|
|
|
jtag newtap $_CHIPNAME unknown -irlen 8 -disable
|
2009-06-17 06:40:58 +00:00
|
|
|
jtag configure $_CHIPNAME.unknown -event tap-enable \
|
|
|
|
"icepick_c_tapenable $_CHIPNAME.jrc 3"
|
|
|
|
|
|
|
|
# Subsidiary TAP: C64x+ DSP ... must enable via ICEpick
|
|
|
|
jtag newtap $_CHIPNAME dsp -irlen 38 -ircapture 0x25 -irmask 0x3f -disable
|
|
|
|
jtag configure $_CHIPNAME.dsp -event tap-enable \
|
|
|
|
"icepick_c_tapenable $_CHIPNAME.jrc 2"
|
2009-05-08 20:27:19 +00:00
|
|
|
|
|
|
|
# Subsidiary TAP: ARM ETB11, with scan chain for 4K of ETM trace buffer
|
|
|
|
if { [info exists ETB_TAPID ] } {
|
|
|
|
set _ETB_TAPID $ETB_TAPID
|
|
|
|
} else {
|
|
|
|
set _ETB_TAPID 0x2b900f0f
|
|
|
|
}
|
2009-10-05 08:13:00 +00:00
|
|
|
jtag newtap $_CHIPNAME etb -irlen 4 -irmask 0xf -expected-id $_ETB_TAPID $EMU01
|
2009-06-17 06:40:58 +00:00
|
|
|
jtag configure $_CHIPNAME.etb -event tap-enable \
|
|
|
|
"icepick_c_tapenable $_CHIPNAME.jrc 1"
|
2009-05-08 20:27:19 +00:00
|
|
|
|
|
|
|
# Subsidiary TAP: ARM926ejs with scan chains for ARM Debug, EmbeddedICE-RT, ETM.
|
|
|
|
if { [info exists CPU_TAPID ] } {
|
|
|
|
set _CPU_TAPID $CPU_TAPID
|
|
|
|
} else {
|
|
|
|
set _CPU_TAPID 0x07926001
|
|
|
|
}
|
2009-10-05 08:13:00 +00:00
|
|
|
jtag newtap $_CHIPNAME arm -irlen 4 -irmask 0xf -expected-id $_CPU_TAPID $EMU01
|
2009-06-17 06:40:58 +00:00
|
|
|
jtag configure $_CHIPNAME.arm -event tap-enable \
|
|
|
|
"icepick_c_tapenable $_CHIPNAME.jrc 0"
|
2009-05-08 20:27:19 +00:00
|
|
|
|
2009-06-17 06:40:58 +00:00
|
|
|
# Primary TAP: ICEpick-C (JTAG route controller) and boundary scan
|
2009-05-08 20:27:19 +00:00
|
|
|
if { [info exists JRC_TAPID ] } {
|
|
|
|
set _JRC_TAPID $JRC_TAPID
|
|
|
|
} else {
|
|
|
|
set _JRC_TAPID 0x0b70002f
|
|
|
|
}
|
2009-10-05 08:13:00 +00:00
|
|
|
jtag newtap $_CHIPNAME jrc -irlen 6 -irmask 0x3f -expected-id $_JRC_TAPID
|
2009-05-08 20:27:19 +00:00
|
|
|
|
|
|
|
# GDB target: the ARM, using SRAM1 for scratch. SRAM0 (also 8K)
|
|
|
|
# and the ETB memory (4K) are other options, while trace is unused.
|
2009-06-17 06:40:58 +00:00
|
|
|
# Little-endian; use the OpenOCD default.
|
2009-05-08 20:27:19 +00:00
|
|
|
set _TARGETNAME $_CHIPNAME.arm
|
|
|
|
|
2009-06-17 06:40:58 +00:00
|
|
|
target create $_TARGETNAME arm926ejs -chain-position $_TARGETNAME
|
|
|
|
$_TARGETNAME configure -work-area-phys 0x0000a000 -work-area-size 0x2000
|
2009-05-08 20:27:19 +00:00
|
|
|
|
2009-09-21 00:37:58 +00:00
|
|
|
# be absolutely certain the JTAG clock will work with the worst-case
|
|
|
|
# CLKIN = 20 MHz (best case: 30 MHz) even when no bootloader turns
|
|
|
|
# on the PLL and starts using it. OK to speed up after clock setup.
|
|
|
|
jtag_rclk 1500
|
|
|
|
$_TARGETNAME configure -event "reset-start" { jtag_rclk 1500 }
|
|
|
|
|
2009-05-08 20:27:19 +00:00
|
|
|
arm7_9 fast_memory_access enable
|
|
|
|
arm7_9 dcc_downloads enable
|
|
|
|
|
|
|
|
# trace setup
|
2009-06-17 06:40:58 +00:00
|
|
|
etm config $_TARGETNAME 16 normal full etb
|
|
|
|
etb config $_TARGETNAME $_CHIPNAME.etb
|