94 lines
4.0 KiB
C
94 lines
4.0 KiB
C
/*
|
|
* Licensed under ST Liberty SW License Agreement V2, (the "License");
|
|
* You may not use this file except in compliance with the License.
|
|
* You may obtain a copy of the License at:
|
|
*
|
|
* http://www.st.com/software_license_agreement_liberty_v2
|
|
*
|
|
* Unless required by applicable law or agreed to in writing, software
|
|
* distributed under the License is distributed on an "AS IS" BASIS,
|
|
* WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
* See the License for the specific language governing permissions and
|
|
* limitations under the License.
|
|
*/
|
|
|
|
/*
|
|
* SPC563Mxx drivers configuration.
|
|
* The following settings override the default settings present in
|
|
* the various device driver implementation headers.
|
|
* Note that the settings for each driver only have effect if the whole
|
|
* driver is enabled in halconf.h.
|
|
*
|
|
* IRQ priorities:
|
|
* 1...15 Lowest...Highest.
|
|
*/
|
|
|
|
#define SPC563Mxx_MCUCONF
|
|
|
|
/*
|
|
* HAL driver system settings.
|
|
*/
|
|
#define SPC5_NO_INIT FALSE
|
|
#define SPC5_CLK_BYPASS FALSE
|
|
#define SPC5_ALLOW_OVERCLOCK FALSE
|
|
#define SPC5_CLK_PREDIV_VALUE 2
|
|
#define SPC5_CLK_MFD_VALUE 80
|
|
#define SPC5_CLK_RFD SPC5_RFD_DIV4
|
|
#define SPC5_FLASH_BIUCR (BIUCR_BANK1_TOO | \
|
|
BIUCR_MASTER4_PREFETCH | \
|
|
BIUCR_MASTER0_PREFETCH | \
|
|
BIUCR_DPFEN | \
|
|
BIUCR_IPFEN | \
|
|
BIUCR_PFLIM_ON_MISS | \
|
|
BIUCR_BFEN)
|
|
|
|
/*
|
|
* ADC driver settings.
|
|
*/
|
|
#define SPC5_ADC_USE_ADC0_Q0 TRUE
|
|
#define SPC5_ADC_USE_ADC0_Q1 TRUE
|
|
#define SPC5_ADC_USE_ADC0_Q2 TRUE
|
|
#define SPC5_ADC_USE_ADC1_Q3 TRUE
|
|
#define SPC5_ADC_USE_ADC1_Q4 TRUE
|
|
#define SPC5_ADC_USE_ADC1_Q5 TRUE
|
|
#define SPC5_ADC_FIFO0_DMA_PRIO 12
|
|
#define SPC5_ADC_FIFO1_DMA_PRIO 12
|
|
#define SPC5_ADC_FIFO2_DMA_PRIO 12
|
|
#define SPC5_ADC_FIFO3_DMA_PRIO 12
|
|
#define SPC5_ADC_FIFO4_DMA_PRIO 12
|
|
#define SPC5_ADC_FIFO5_DMA_PRIO 12
|
|
#define SPC5_ADC_FIFO0_DMA_IRQ_PRIO 12
|
|
#define SPC5_ADC_FIFO1_DMA_IRQ_PRIO 12
|
|
#define SPC5_ADC_FIFO2_DMA_IRQ_PRIO 12
|
|
#define SPC5_ADC_FIFO3_DMA_IRQ_PRIO 12
|
|
#define SPC5_ADC_FIFO4_DMA_IRQ_PRIO 12
|
|
#define SPC5_ADC_FIFO5_DMA_IRQ_PRIO 12
|
|
#define SPC5_ADC_CR_CLK_PS ADC_CR_CLK_PS(5)
|
|
#define SPC5_ADC_PUDCR {ADC_PUDCR_NONE, \
|
|
ADC_PUDCR_NONE, \
|
|
ADC_PUDCR_NONE, \
|
|
ADC_PUDCR_NONE, \
|
|
ADC_PUDCR_NONE, \
|
|
ADC_PUDCR_NONE, \
|
|
ADC_PUDCR_NONE, \
|
|
ADC_PUDCR_NONE}
|
|
|
|
/*
|
|
* SERIAL driver system settings.
|
|
*/
|
|
#define SPC5_USE_ESCIA TRUE
|
|
#define SPC5_USE_ESCIB TRUE
|
|
#define SPC5_ESCIA_PRIORITY 8
|
|
#define SPC5_ESCIB_PRIORITY 8
|
|
|
|
/*
|
|
* SPI driver system settings.
|
|
*/
|
|
#define SPC5_SPI_USE_DSPI1 TRUE
|
|
#define SPC5_SPI_USE_DSPI2 TRUE
|
|
#define SPC5_SPI_DSPI1_DMA_PRIO 10
|
|
#define SPC5_SPI_DSPI2_DMA_PRIO 10
|
|
#define SPC5_SPI_DSPI1_DMA_IRQ_PRIO 10
|
|
#define SPC5_SPI_DSPI2_DMA_IRQ_PRIO 10
|
|
#define SPC5_SPI_DMA_ERROR_HOOK(spip) chSysHalt()
|