1827 lines
112 KiB
C
1827 lines
112 KiB
C
/*
|
|
ChibiOS - Copyright (C) 2006..2016 Giovanni Di Sirio
|
|
|
|
Licensed under the Apache License, Version 2.0 (the "License");
|
|
you may not use this file except in compliance with the License.
|
|
You may obtain a copy of the License at
|
|
|
|
http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
Unless required by applicable law or agreed to in writing, software
|
|
distributed under the License is distributed on an "AS IS" BASIS,
|
|
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
See the License for the specific language governing permissions and
|
|
limitations under the License.
|
|
*/
|
|
|
|
#ifndef _BOARD_H_
|
|
#define _BOARD_H_
|
|
|
|
/*
|
|
* Setup for STMicroelectronics NUCLEO144-F446ZE board.
|
|
*/
|
|
|
|
/*
|
|
* Board identifier.
|
|
*/
|
|
#define BOARD_ST_NUCLEO144_F446ZE
|
|
#define BOARD_NAME "STMicroelectronics NUCLEO144-F446ZE"
|
|
|
|
/*
|
|
* Board oscillators-related settings.
|
|
* NOTE: LSE not fitted.
|
|
*/
|
|
#if !defined(STM32_LSECLK)
|
|
#define STM32_LSECLK 0U
|
|
#endif
|
|
|
|
#if !defined(STM32_HSECLK)
|
|
#define STM32_HSECLK 8000000U
|
|
#endif
|
|
|
|
#define STM32_HSE_BYPASS
|
|
|
|
/*
|
|
* Board voltages.
|
|
* Required for performance limits calculation.
|
|
*/
|
|
#define STM32_VDD 300U
|
|
|
|
/*
|
|
* MCU type as defined in the ST header.
|
|
*/
|
|
#define STM32F446xx
|
|
|
|
/*
|
|
* IO pins assignments.
|
|
*/
|
|
#define GPIOA_ZIO_D32 0U
|
|
#define GPIOA_TIM2_CH1 0U
|
|
#define GPIOA_PIN1 1U
|
|
#define GPIOA_PIN2 2U
|
|
#define GPIOA_ARD_A0 3U
|
|
#define GPIOA_ADC123_IN3 3U
|
|
#define GPIOA_ZIO_D24 4U
|
|
#define GPIOA_SPI3_NSS 4U
|
|
#define GPIOA_ARD_D13 5U
|
|
#define GPIOA_SPI1_SCK 5U
|
|
#define GPIOA_ARD_D12 6U
|
|
#define GPIOA_SPI1_MISO 6U
|
|
#define GPIOA_ARD_D11 7U
|
|
#define GPIOA_SPI1_MOSI 7U
|
|
#define GPIOA_ZIO_D71 7U
|
|
#define GPIOA_USB_SOF 8U
|
|
#define GPIOA_USB_VBUS 9U
|
|
#define GPIOA_USB_ID 10U
|
|
#define GPIOA_USB_DM 11U
|
|
#define GPIOA_USB_DP 12U
|
|
#define GPIOA_SWDIO 13U
|
|
#define GPIOA_SWCLK 14U
|
|
#define GPIOA_ZIO_D20 15U
|
|
#define GPIOA_I2S3_WS 15U
|
|
|
|
#define GPIOB_ZIO_D33 0U
|
|
#define GPIOB_TIM3_CH3 0U
|
|
#define GPIOB_LED1 0U
|
|
#define GPIOB_ZIO_A6 1U
|
|
#define GPIOB_ADC12_IN9 1U
|
|
#define GPIOB_ZIO_D27 2U
|
|
#define GPIOB_QUADSPI_CLK 2U
|
|
#define GPIOB_ZIO_D23 3U
|
|
#define GPIOB_I2S3_CK 3U
|
|
#define GPIOB_ZIO_D25 4U
|
|
#define GPIOB_SPI3_MISO 4U
|
|
#define GPIOB_ZIO_D22 5U
|
|
#define GPIOB_I2S3_SD 5U
|
|
#define GPIOB_ZIO_D26 6U
|
|
#define GPIOB_QUADSPI_BK1_NCS 6U
|
|
#define GPIOB_LED2 7U
|
|
#define GPIOB_ARD_D15 8U
|
|
#define GPIOB_I2C1_SCL 8U
|
|
#define GPIOB_ARD_D14 9U
|
|
#define GPIOB_I2C1_SDA 9U
|
|
#define GPIOB_ZIO_D36 10U
|
|
#define GPIOB_TIM2_CH3 10U
|
|
#define GPIOB_ZIO_D35 11U
|
|
#define GPIOB_TIM2_CH4 11U
|
|
#define GPIOB_ZIO_D19 12U
|
|
#define GPIOB_I2S2_WS 12U
|
|
#define GPIOB_ZIO_D18 13U
|
|
#define GPIOB_I2S2_CK 13U
|
|
#define GPIOB_LED3 14U
|
|
#define GPIOB_ZIO_D17 15U
|
|
#define GPIOB_I2S2_SD 15U
|
|
|
|
#define GPIOC_ARD_A1 0U
|
|
#define GPIOC_ADC123_IN10 0U
|
|
#define GPIOC_PIN1 1U
|
|
#define GPIOC_ZIO_A7 2U
|
|
#define GPIOC_ADC123_IN12 2U
|
|
#define GPIOC_ARD_A2 3U
|
|
#define GPIOC_ADC123_IN13 3U
|
|
#define GPIOC_PIN4 4U
|
|
#define GPIOC_PIN5 5U
|
|
#define GPIOC_ZIO_D16 6U
|
|
#define GPIOC_I2S2_MCK 6U
|
|
#define GPIOC_ZIO_D21 7U
|
|
#define GPIOC_I2S3_MCK 7U
|
|
#define GPIOC_ZIO_D43 8U
|
|
#define GPIOC_SDMMC_D0 8U
|
|
#define GPIOC_ZIO_D44 9U
|
|
#define GPIOC_SDMMC_D1 9U
|
|
#define GPIOC_ZIO_D45 10U
|
|
#define GPIOC_SDMMC_D2 10U
|
|
#define GPIOC_ZIO_D46 11U
|
|
#define GPIOC_SDMMC_D3 11U
|
|
#define GPIOC_ZIO_D47 12U
|
|
#define GPIOC_SDMMC_CK 12U
|
|
#define GPIOC_BUTTON 13U
|
|
#define GPIOC_OSC32_IN 14U
|
|
#define GPIOC_OSC32_OUT 15U
|
|
|
|
#define GPIOD_ZIO_D67 0U
|
|
#define GPIOD_CAN1_RX 0U
|
|
#define GPIOD_ZIO_D66 1U
|
|
#define GPIOD_CAN1_TX 1U
|
|
#define GPIOD_ZIO_D48 2U
|
|
#define GPIOD_SDMMC_CMD 2U
|
|
#define GPIOD_ZIO_D55 3U
|
|
#define GPIOD_USART2_CTS 3U
|
|
#define GPIOD_ZIO_D54 4U
|
|
#define GPIOD_USART2_RTS 4U
|
|
#define GPIOD_ZIO_D53 5U
|
|
#define GPIOD_USART2_TX 5U
|
|
#define GPIOD_ZIO_D52 6U
|
|
#define GPIOD_USART2_RX 6U
|
|
#define GPIOD_ZIO_D51 7U
|
|
#define GPIOD_USART2_SCLK 7U
|
|
#define GPIOD_USART3_RX 8U
|
|
#define GPIOD_STLK_RX 8U
|
|
#define GPIOD_USART3_TX 9U
|
|
#define GPIOD_STLK_TX 9U
|
|
#define GPIOD_PIN10 10U
|
|
#define GPIOD_ZIO_D30 11U
|
|
#define GPIOD_QUADSPI_BK1_IO0 11U
|
|
#define GPIOD_ZIO_D29 12U
|
|
#define GPIOD_QUADSPI_BK1_IO1 12U
|
|
#define GPIOD_ZIO_D28 13U
|
|
#define GPIOD_QUADSPI_BK1_IO3 13U
|
|
#define GPIOD_ARD_D10 14U
|
|
#define GPIOD_SPI1_NSS 14U
|
|
#define GPIOD_ARD_D9 15U
|
|
#define GPIOD_TIM4_CH4 15U
|
|
|
|
#define GPIOE_ZIO_D34 0U
|
|
#define GPIOE_TIM4_ETR 0U
|
|
#define GPIOE_PIN1 1U
|
|
#define GPIOE_ZIO_D31 2U
|
|
#define GPIOE_ZIO_D56 2U
|
|
#define GPIOE_QUADSPI_BK1_IO2 2U
|
|
#define GPIOE_ZIO_D60 3U
|
|
#define GPIOE_SAI1_SD_B 3U
|
|
#define GPIOE_ZIO_D57 4U
|
|
#define GPIOE_SAI1_FS_A 4U
|
|
#define GPIOE_ZIO_D58 5U
|
|
#define GPIOE_SAI1_SCK_A 5U
|
|
#define GPIOE_ZIO_D59 6U
|
|
#define GPIOE_SAI1_SD_A 6U
|
|
#define GPIOE_ZIO_D41 7U
|
|
#define GPIOE_TIM1_ETR 7U
|
|
#define GPIOE_ZIO_D42 8U
|
|
#define GPIOE_TIM1_CH1N 8U
|
|
#define GPIOE_ARD_D6 9U
|
|
#define GPIOE_TIM1_CH1 9U
|
|
#define GPIOE_ZIO_D40 10U
|
|
#define GPIOE_TIM1_CH2N 10U
|
|
#define GPIOE_ARD_D5 11U
|
|
#define GPIOE_TIM1_CH2 11U
|
|
#define GPIOE_ZIO_D39 12U
|
|
#define GPIOE_TIM1_CH3N 12U
|
|
#define GPIOE_ARD_D3 13U
|
|
#define GPIOE_TIM1_CH3 13U
|
|
#define GPIOE_ZIO_D38 14U
|
|
#define GPIOE_ZIO_D37 15U
|
|
#define GPIOE_TIM1_BKIN1 15U
|
|
|
|
#define GPIOF_ZIO_D68 0U
|
|
#define GPIOF_I2C2_SDA 0U
|
|
#define GPIOF_ZIO_D69 1U
|
|
#define GPIOF_I2C2_SCL 1U
|
|
#define GPIOF_ZIO_D70 2U
|
|
#define GPIOF_I2C2_SMBA 2U
|
|
#define GPIOF_ARD_A3 3U
|
|
#define GPIOF_ADC3_IN9 3U
|
|
#define GPIOF_ZIO_A8 4U
|
|
#define GPIOF_ADC3_IN14 4U
|
|
#define GPIOF_ARD_A4 5U
|
|
#define GPIOF_ADC3_IN15 5U
|
|
#define GPIOF_PIN6 6U
|
|
#define GPIOF_ZIO_D62 7U
|
|
#define GPIOF_SAI1_MCLK_B 7U
|
|
#define GPIOF_ZIO_D61 8U
|
|
#define GPIOF_SAI1_SCK_B 8U
|
|
#define GPIOF_ZIO_D63 9U
|
|
#define GPIOF_SAI1_FS_B 9U
|
|
#define GPIOF_ARD_A5 10U
|
|
#define GPIOF_ADC3_IN8 10U
|
|
#define GPIOF_PIN11 11U
|
|
#define GPIOF_ARD_D8 12U
|
|
#define GPIOF_ARD_D7 13U
|
|
#define GPIOF_ARD_D4 14U
|
|
#define GPIOF_ARD_D2 15U
|
|
|
|
#define GPIOG_ZIO_D65 0U
|
|
#define GPIOG_ZIO_D64 1U
|
|
#define GPIOG_ZIO_D49 2U
|
|
#define GPIOG_ZIO_D50 3U
|
|
#define GPIOG_PIN4 4U
|
|
#define GPIOG_PIN5 5U
|
|
#define GPIOG_USB_GPIO_OUT 6U
|
|
#define GPIOG_USB_GPIO_IN 7U
|
|
#define GPIOG_PIN8 8U
|
|
#define GPIOG_ARD_D0 9U
|
|
#define GPIOG_USART6_RX 9U
|
|
#define GPIOG_PIN10 10U
|
|
#define GPIOG_PIN11 11U
|
|
#define GPIOG_PIN12 12U
|
|
#define GPIOG_PIN13 13U
|
|
#define GPIOG_ARD_D1 14U
|
|
#define GPIOG_USART6_TX 14U
|
|
#define GPIOG_PIN15 15U
|
|
|
|
#define GPIOH_OSC_IN 0U
|
|
#define GPIOH_OSC_OUT 1U
|
|
#define GPIOH_PIN2 2U
|
|
#define GPIOH_PIN3 3U
|
|
#define GPIOH_PIN4 4U
|
|
#define GPIOH_PIN5 5U
|
|
#define GPIOH_PIN6 6U
|
|
#define GPIOH_PIN7 7U
|
|
#define GPIOH_PIN8 8U
|
|
#define GPIOH_PIN9 9U
|
|
#define GPIOH_PIN10 10U
|
|
#define GPIOH_PIN11 11U
|
|
#define GPIOH_PIN12 12U
|
|
#define GPIOH_PIN13 13U
|
|
#define GPIOH_PIN14 14U
|
|
#define GPIOH_PIN15 15U
|
|
|
|
#define GPIOI_PIN0 0U
|
|
#define GPIOI_PIN1 1U
|
|
#define GPIOI_PIN2 2U
|
|
#define GPIOI_PIN3 3U
|
|
#define GPIOI_PIN4 4U
|
|
#define GPIOI_PIN5 5U
|
|
#define GPIOI_PIN6 6U
|
|
#define GPIOI_PIN7 7U
|
|
#define GPIOI_PIN8 8U
|
|
#define GPIOI_PIN9 9U
|
|
#define GPIOI_PIN10 10U
|
|
#define GPIOI_PIN11 11U
|
|
#define GPIOI_PIN12 12U
|
|
#define GPIOI_PIN13 13U
|
|
#define GPIOI_PIN14 14U
|
|
#define GPIOI_PIN15 15U
|
|
|
|
#define GPIOJ_PIN0 0U
|
|
#define GPIOJ_PIN1 1U
|
|
#define GPIOJ_PIN2 2U
|
|
#define GPIOJ_PIN3 3U
|
|
#define GPIOJ_PIN4 4U
|
|
#define GPIOJ_PIN5 5U
|
|
#define GPIOJ_PIN6 6U
|
|
#define GPIOJ_PIN7 7U
|
|
#define GPIOJ_PIN8 8U
|
|
#define GPIOJ_PIN9 9U
|
|
#define GPIOJ_PIN10 10U
|
|
#define GPIOJ_PIN11 11U
|
|
#define GPIOJ_PIN12 12U
|
|
#define GPIOJ_PIN13 13U
|
|
#define GPIOJ_PIN14 14U
|
|
#define GPIOJ_PIN15 15U
|
|
|
|
#define GPIOK_PIN0 0U
|
|
#define GPIOK_PIN1 1U
|
|
#define GPIOK_PIN2 2U
|
|
#define GPIOK_PIN3 3U
|
|
#define GPIOK_PIN4 4U
|
|
#define GPIOK_PIN5 5U
|
|
#define GPIOK_PIN6 6U
|
|
#define GPIOK_PIN7 7U
|
|
#define GPIOK_PIN8 8U
|
|
#define GPIOK_PIN9 9U
|
|
#define GPIOK_PIN10 10U
|
|
#define GPIOK_PIN11 11U
|
|
#define GPIOK_PIN12 12U
|
|
#define GPIOK_PIN13 13U
|
|
#define GPIOK_PIN14 14U
|
|
#define GPIOK_PIN15 15U
|
|
|
|
/*
|
|
* IO lines assignments.
|
|
*/
|
|
#define LINE_ZIO_D32 PAL_LINE(GPIOA, 0U)
|
|
#define LINE_TIM2_CH1 PAL_LINE(GPIOA, 0U)
|
|
#define LINE_ARD_A0 PAL_LINE(GPIOA, 3U)
|
|
#define LINE_ADC123_IN3 PAL_LINE(GPIOA, 3U)
|
|
#define LINE_ZIO_D24 PAL_LINE(GPIOA, 4U)
|
|
#define LINE_SPI3_NSS PAL_LINE(GPIOA, 4U)
|
|
#define LINE_ARD_D13 PAL_LINE(GPIOA, 5U)
|
|
#define LINE_SPI1_SCK PAL_LINE(GPIOA, 5U)
|
|
#define LINE_ARD_D12 PAL_LINE(GPIOA, 6U)
|
|
#define LINE_SPI1_MISO PAL_LINE(GPIOA, 6U)
|
|
#define LINE_ARD_D11 PAL_LINE(GPIOA, 7U)
|
|
#define LINE_SPI1_MOSI PAL_LINE(GPIOA, 7U)
|
|
#define LINE_ZIO_D71 PAL_LINE(GPIOA, 7U)
|
|
#define LINE_USB_SOF PAL_LINE(GPIOA, 8U)
|
|
#define LINE_USB_VBUS PAL_LINE(GPIOA, 9U)
|
|
#define LINE_USB_ID PAL_LINE(GPIOA, 10U)
|
|
#define LINE_USB_DM PAL_LINE(GPIOA, 11U)
|
|
#define LINE_USB_DP PAL_LINE(GPIOA, 12U)
|
|
#define LINE_SWDIO PAL_LINE(GPIOA, 13U)
|
|
#define LINE_SWCLK PAL_LINE(GPIOA, 14U)
|
|
#define LINE_ZIO_D20 PAL_LINE(GPIOA, 15U)
|
|
#define LINE_I2S3_WS PAL_LINE(GPIOA, 15U)
|
|
|
|
#define LINE_ZIO_D33 PAL_LINE(GPIOB, 0U)
|
|
#define LINE_TIM3_CH3 PAL_LINE(GPIOB, 0U)
|
|
#define LINE_LED1 PAL_LINE(GPIOB, 0U)
|
|
#define LINE_ZIO_A6 PAL_LINE(GPIOB, 1U)
|
|
#define LINE_ADC12_IN9 PAL_LINE(GPIOB, 1U)
|
|
#define LINE_ZIO_D27 PAL_LINE(GPIOB, 2U)
|
|
#define LINE_QUADSPI_CLK PAL_LINE(GPIOB, 2U)
|
|
#define LINE_ZIO_D23 PAL_LINE(GPIOB, 3U)
|
|
#define LINE_I2S3_CK PAL_LINE(GPIOB, 3U)
|
|
#define LINE_ZIO_D25 PAL_LINE(GPIOB, 4U)
|
|
#define LINE_SPI3_MISO PAL_LINE(GPIOB, 4U)
|
|
#define LINE_ZIO_D22 PAL_LINE(GPIOB, 5U)
|
|
#define LINE_I2S3_SD PAL_LINE(GPIOB, 5U)
|
|
#define LINE_ZIO_D26 PAL_LINE(GPIOB, 6U)
|
|
#define LINE_QUADSPI_BK1_NCS PAL_LINE(GPIOB, 6U)
|
|
#define LINE_LED2 PAL_LINE(GPIOB, 7U)
|
|
#define LINE_ARD_D15 PAL_LINE(GPIOB, 8U)
|
|
#define LINE_I2C1_SCL PAL_LINE(GPIOB, 8U)
|
|
#define LINE_ARD_D14 PAL_LINE(GPIOB, 9U)
|
|
#define LINE_I2C1_SDA PAL_LINE(GPIOB, 9U)
|
|
#define LINE_ZIO_D36 PAL_LINE(GPIOB, 10U)
|
|
#define LINE_TIM2_CH3 PAL_LINE(GPIOB, 10U)
|
|
#define LINE_ZIO_D35 PAL_LINE(GPIOB, 11U)
|
|
#define LINE_TIM2_CH4 PAL_LINE(GPIOB, 11U)
|
|
#define LINE_ZIO_D19 PAL_LINE(GPIOB, 12U)
|
|
#define LINE_I2S2_WS PAL_LINE(GPIOB, 12U)
|
|
#define LINE_ZIO_D18 PAL_LINE(GPIOB, 13U)
|
|
#define LINE_I2S2_CK PAL_LINE(GPIOB, 13U)
|
|
#define LINE_LED3 PAL_LINE(GPIOB, 14U)
|
|
#define LINE_ZIO_D17 PAL_LINE(GPIOB, 15U)
|
|
#define LINE_I2S2_SD PAL_LINE(GPIOB, 15U)
|
|
|
|
#define LINE_ARD_A1 PAL_LINE(GPIOC, 0U)
|
|
#define LINE_ADC123_IN10 PAL_LINE(GPIOC, 0U)
|
|
#define LINE_ZIO_A7 PAL_LINE(GPIOC, 2U)
|
|
#define LINE_ADC123_IN12 PAL_LINE(GPIOC, 2U)
|
|
#define LINE_ARD_A2 PAL_LINE(GPIOC, 3U)
|
|
#define LINE_ADC123_IN13 PAL_LINE(GPIOC, 3U)
|
|
#define LINE_ZIO_D16 PAL_LINE(GPIOC, 6U)
|
|
#define LINE_I2S2_MCK PAL_LINE(GPIOC, 6U)
|
|
#define LINE_ZIO_D21 PAL_LINE(GPIOC, 7U)
|
|
#define LINE_I2S3_MCK PAL_LINE(GPIOC, 7U)
|
|
#define LINE_ZIO_D43 PAL_LINE(GPIOC, 8U)
|
|
#define LINE_SDMMC_D0 PAL_LINE(GPIOC, 8U)
|
|
#define LINE_ZIO_D44 PAL_LINE(GPIOC, 9U)
|
|
#define LINE_SDMMC_D1 PAL_LINE(GPIOC, 9U)
|
|
#define LINE_ZIO_D45 PAL_LINE(GPIOC, 10U)
|
|
#define LINE_SDMMC_D2 PAL_LINE(GPIOC, 10U)
|
|
#define LINE_ZIO_D46 PAL_LINE(GPIOC, 11U)
|
|
#define LINE_SDMMC_D3 PAL_LINE(GPIOC, 11U)
|
|
#define LINE_ZIO_D47 PAL_LINE(GPIOC, 12U)
|
|
#define LINE_SDMMC_CK PAL_LINE(GPIOC, 12U)
|
|
#define LINE_BUTTON PAL_LINE(GPIOC, 13U)
|
|
#define LINE_OSC32_IN PAL_LINE(GPIOC, 14U)
|
|
#define LINE_OSC32_OUT PAL_LINE(GPIOC, 15U)
|
|
|
|
#define LINE_ZIO_D67 PAL_LINE(GPIOD, 0U)
|
|
#define LINE_CAN1_RX PAL_LINE(GPIOD, 0U)
|
|
#define LINE_ZIO_D66 PAL_LINE(GPIOD, 1U)
|
|
#define LINE_CAN1_TX PAL_LINE(GPIOD, 1U)
|
|
#define LINE_ZIO_D48 PAL_LINE(GPIOD, 2U)
|
|
#define LINE_SDMMC_CMD PAL_LINE(GPIOD, 2U)
|
|
#define LINE_ZIO_D55 PAL_LINE(GPIOD, 3U)
|
|
#define LINE_USART2_CTS PAL_LINE(GPIOD, 3U)
|
|
#define LINE_ZIO_D54 PAL_LINE(GPIOD, 4U)
|
|
#define LINE_USART2_RTS PAL_LINE(GPIOD, 4U)
|
|
#define LINE_ZIO_D53 PAL_LINE(GPIOD, 5U)
|
|
#define LINE_USART2_TX PAL_LINE(GPIOD, 5U)
|
|
#define LINE_ZIO_D52 PAL_LINE(GPIOD, 6U)
|
|
#define LINE_USART2_RX PAL_LINE(GPIOD, 6U)
|
|
#define LINE_ZIO_D51 PAL_LINE(GPIOD, 7U)
|
|
#define LINE_USART2_SCLK PAL_LINE(GPIOD, 7U)
|
|
#define LINE_USART3_RX PAL_LINE(GPIOD, 8U)
|
|
#define LINE_STLK_RX PAL_LINE(GPIOD, 8U)
|
|
#define LINE_USART3_TX PAL_LINE(GPIOD, 9U)
|
|
#define LINE_STLK_TX PAL_LINE(GPIOD, 9U)
|
|
#define LINE_ZIO_D30 PAL_LINE(GPIOD, 11U)
|
|
#define LINE_QUADSPI_BK1_IO0 PAL_LINE(GPIOD, 11U)
|
|
#define LINE_ZIO_D29 PAL_LINE(GPIOD, 12U)
|
|
#define LINE_QUADSPI_BK1_IO1 PAL_LINE(GPIOD, 12U)
|
|
#define LINE_ZIO_D28 PAL_LINE(GPIOD, 13U)
|
|
#define LINE_QUADSPI_BK1_IO3 PAL_LINE(GPIOD, 13U)
|
|
#define LINE_ARD_D10 PAL_LINE(GPIOD, 14U)
|
|
#define LINE_SPI1_NSS PAL_LINE(GPIOD, 14U)
|
|
#define LINE_ARD_D9 PAL_LINE(GPIOD, 15U)
|
|
#define LINE_TIM4_CH4 PAL_LINE(GPIOD, 15U)
|
|
|
|
#define LINE_ZIO_D34 PAL_LINE(GPIOE, 0U)
|
|
#define LINE_TIM4_ETR PAL_LINE(GPIOE, 0U)
|
|
#define LINE_ZIO_D31 PAL_LINE(GPIOE, 2U)
|
|
#define LINE_ZIO_D56 PAL_LINE(GPIOE, 2U)
|
|
#define LINE_QUADSPI_BK1_IO2 PAL_LINE(GPIOE, 2U)
|
|
#define LINE_ZIO_D60 PAL_LINE(GPIOE, 3U)
|
|
#define LINE_SAI1_SD_B PAL_LINE(GPIOE, 3U)
|
|
#define LINE_ZIO_D57 PAL_LINE(GPIOE, 4U)
|
|
#define LINE_SAI1_FS_A PAL_LINE(GPIOE, 4U)
|
|
#define LINE_ZIO_D58 PAL_LINE(GPIOE, 5U)
|
|
#define LINE_SAI1_SCK_A PAL_LINE(GPIOE, 5U)
|
|
#define LINE_ZIO_D59 PAL_LINE(GPIOE, 6U)
|
|
#define LINE_SAI1_SD_A PAL_LINE(GPIOE, 6U)
|
|
#define LINE_ZIO_D41 PAL_LINE(GPIOE, 7U)
|
|
#define LINE_TIM1_ETR PAL_LINE(GPIOE, 7U)
|
|
#define LINE_ZIO_D42 PAL_LINE(GPIOE, 8U)
|
|
#define LINE_TIM1_CH1N PAL_LINE(GPIOE, 8U)
|
|
#define LINE_ARD_D6 PAL_LINE(GPIOE, 9U)
|
|
#define LINE_TIM1_CH1 PAL_LINE(GPIOE, 9U)
|
|
#define LINE_ZIO_D40 PAL_LINE(GPIOE, 10U)
|
|
#define LINE_TIM1_CH2N PAL_LINE(GPIOE, 10U)
|
|
#define LINE_ARD_D5 PAL_LINE(GPIOE, 11U)
|
|
#define LINE_TIM1_CH2 PAL_LINE(GPIOE, 11U)
|
|
#define LINE_ZIO_D39 PAL_LINE(GPIOE, 12U)
|
|
#define LINE_TIM1_CH3N PAL_LINE(GPIOE, 12U)
|
|
#define LINE_ARD_D3 PAL_LINE(GPIOE, 13U)
|
|
#define LINE_TIM1_CH3 PAL_LINE(GPIOE, 13U)
|
|
#define LINE_ZIO_D38 PAL_LINE(GPIOE, 14U)
|
|
#define LINE_ZIO_D37 PAL_LINE(GPIOE, 15U)
|
|
#define LINE_TIM1_BKIN1 PAL_LINE(GPIOE, 15U)
|
|
|
|
#define LINE_ZIO_D68 PAL_LINE(GPIOF, 0U)
|
|
#define LINE_I2C2_SDA PAL_LINE(GPIOF, 0U)
|
|
#define LINE_ZIO_D69 PAL_LINE(GPIOF, 1U)
|
|
#define LINE_I2C2_SCL PAL_LINE(GPIOF, 1U)
|
|
#define LINE_ZIO_D70 PAL_LINE(GPIOF, 2U)
|
|
#define LINE_I2C2_SMBA PAL_LINE(GPIOF, 2U)
|
|
#define LINE_ARD_A3 PAL_LINE(GPIOF, 3U)
|
|
#define LINE_ADC3_IN9 PAL_LINE(GPIOF, 3U)
|
|
#define LINE_ZIO_A8 PAL_LINE(GPIOF, 4U)
|
|
#define LINE_ADC3_IN14 PAL_LINE(GPIOF, 4U)
|
|
#define LINE_ARD_A4 PAL_LINE(GPIOF, 5U)
|
|
#define LINE_ADC3_IN15 PAL_LINE(GPIOF, 5U)
|
|
#define LINE_ZIO_D62 PAL_LINE(GPIOF, 7U)
|
|
#define LINE_SAI1_MCLK_B PAL_LINE(GPIOF, 7U)
|
|
#define LINE_ZIO_D61 PAL_LINE(GPIOF, 8U)
|
|
#define LINE_SAI1_SCK_B PAL_LINE(GPIOF, 8U)
|
|
#define LINE_ZIO_D63 PAL_LINE(GPIOF, 9U)
|
|
#define LINE_SAI1_FS_B PAL_LINE(GPIOF, 9U)
|
|
#define LINE_ARD_A5 PAL_LINE(GPIOF, 10U)
|
|
#define LINE_ADC3_IN8 PAL_LINE(GPIOF, 10U)
|
|
#define LINE_ARD_D8 PAL_LINE(GPIOF, 12U)
|
|
#define LINE_ARD_D7 PAL_LINE(GPIOF, 13U)
|
|
#define LINE_ARD_D4 PAL_LINE(GPIOF, 14U)
|
|
#define LINE_ARD_D2 PAL_LINE(GPIOF, 15U)
|
|
|
|
#define LINE_ZIO_D65 PAL_LINE(GPIOG, 0U)
|
|
#define LINE_ZIO_D64 PAL_LINE(GPIOG, 1U)
|
|
#define LINE_ZIO_D49 PAL_LINE(GPIOG, 2U)
|
|
#define LINE_ZIO_D50 PAL_LINE(GPIOG, 3U)
|
|
#define LINE_USB_GPIO_OUT PAL_LINE(GPIOG, 6U)
|
|
#define LINE_USB_GPIO_IN PAL_LINE(GPIOG, 7U)
|
|
#define LINE_ARD_D0 PAL_LINE(GPIOG, 9U)
|
|
#define LINE_USART6_RX PAL_LINE(GPIOG, 9U)
|
|
#define LINE_ARD_D1 PAL_LINE(GPIOG, 14U)
|
|
#define LINE_USART6_TX PAL_LINE(GPIOG, 14U)
|
|
|
|
#define LINE_OSC_IN PAL_LINE(GPIOH, 0U)
|
|
#define LINE_OSC_OUT PAL_LINE(GPIOH, 1U)
|
|
|
|
|
|
|
|
|
|
/*
|
|
* I/O ports initial setup, this configuration is established soon after reset
|
|
* in the initialization code.
|
|
* Please refer to the STM32 Reference Manual for details.
|
|
*/
|
|
#define PIN_MODE_INPUT(n) (0U << ((n) * 2U))
|
|
#define PIN_MODE_OUTPUT(n) (1U << ((n) * 2U))
|
|
#define PIN_MODE_ALTERNATE(n) (2U << ((n) * 2U))
|
|
#define PIN_MODE_ANALOG(n) (3U << ((n) * 2U))
|
|
#define PIN_ODR_LOW(n) (0U << (n))
|
|
#define PIN_ODR_HIGH(n) (1U << (n))
|
|
#define PIN_OTYPE_PUSHPULL(n) (0U << (n))
|
|
#define PIN_OTYPE_OPENDRAIN(n) (1U << (n))
|
|
#define PIN_OSPEED_VERYLOW(n) (0U << ((n) * 2U))
|
|
#define PIN_OSPEED_LOW(n) (1U << ((n) * 2U))
|
|
#define PIN_OSPEED_MEDIUM(n) (2U << ((n) * 2U))
|
|
#define PIN_OSPEED_HIGH(n) (3U << ((n) * 2U))
|
|
#define PIN_PUPDR_FLOATING(n) (0U << ((n) * 2U))
|
|
#define PIN_PUPDR_PULLUP(n) (1U << ((n) * 2U))
|
|
#define PIN_PUPDR_PULLDOWN(n) (2U << ((n) * 2U))
|
|
#define PIN_AFIO_AF(n, v) ((v) << (((n) % 8U) * 4U))
|
|
|
|
/*
|
|
* GPIOA setup:
|
|
*
|
|
* PA0 - ZIO_D32 TIM2_CH1 (alternate 1).
|
|
* PA1 - PIN1 (input floating).
|
|
* PA2 - PIN2 (input floating).
|
|
* PA3 - ARD_A0 ADC123_IN3 (analog).
|
|
* PA4 - ZIO_D24 SPI3_NSS (output pushpull maximum).
|
|
* PA5 - ARD_D13 SPI1_SCK (alternate 5).
|
|
* PA6 - ARD_D12 SPI1_MISO (alternate 5).
|
|
* PA7 - ARD_D11 SPI1_MOSI ZIO_D71 (alternate 5).
|
|
* PA8 - USB_SOF (alternate 10).
|
|
* PA9 - USB_VBUS (analog).
|
|
* PA10 - USB_ID (alternate 10).
|
|
* PA11 - USB_DM (alternate 10).
|
|
* PA12 - USB_DP (alternate 10).
|
|
* PA13 - SWDIO (alternate 0).
|
|
* PA14 - SWCLK (alternate 0).
|
|
* PA15 - ZIO_D20 I2S3_WS (alternate 6).
|
|
*/
|
|
#define VAL_GPIOA_MODER (PIN_MODE_ALTERNATE(GPIOA_ZIO_D32) | \
|
|
PIN_MODE_INPUT(GPIOA_PIN1) | \
|
|
PIN_MODE_INPUT(GPIOA_PIN2) | \
|
|
PIN_MODE_ANALOG(GPIOA_ARD_A0) | \
|
|
PIN_MODE_OUTPUT(GPIOA_ZIO_D24) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_ARD_D13) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_ARD_D12) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_ARD_D11) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_USB_SOF) | \
|
|
PIN_MODE_ANALOG(GPIOA_USB_VBUS) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_USB_ID) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_USB_DM) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_USB_DP) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_SWDIO) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_SWCLK) | \
|
|
PIN_MODE_ALTERNATE(GPIOA_ZIO_D20))
|
|
#define VAL_GPIOA_OTYPER (PIN_OTYPE_PUSHPULL(GPIOA_ZIO_D32) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_PIN1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_ARD_A0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_ZIO_D24) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_ARD_D13) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_ARD_D12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_ARD_D11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_USB_SOF) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_USB_VBUS) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_USB_ID) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_USB_DM) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_USB_DP) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_SWDIO) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_SWCLK) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOA_ZIO_D20))
|
|
#define VAL_GPIOA_OSPEEDR (PIN_OSPEED_HIGH(GPIOA_ZIO_D32) | \
|
|
PIN_OSPEED_VERYLOW(GPIOA_PIN1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOA_PIN2) | \
|
|
PIN_OSPEED_HIGH(GPIOA_ARD_A0) | \
|
|
PIN_OSPEED_HIGH(GPIOA_ZIO_D24) | \
|
|
PIN_OSPEED_HIGH(GPIOA_ARD_D13) | \
|
|
PIN_OSPEED_HIGH(GPIOA_ARD_D12) | \
|
|
PIN_OSPEED_HIGH(GPIOA_ARD_D11) | \
|
|
PIN_OSPEED_HIGH(GPIOA_USB_SOF) | \
|
|
PIN_OSPEED_HIGH(GPIOA_USB_VBUS) | \
|
|
PIN_OSPEED_HIGH(GPIOA_USB_ID) | \
|
|
PIN_OSPEED_HIGH(GPIOA_USB_DM) | \
|
|
PIN_OSPEED_HIGH(GPIOA_USB_DP) | \
|
|
PIN_OSPEED_HIGH(GPIOA_SWDIO) | \
|
|
PIN_OSPEED_HIGH(GPIOA_SWCLK) | \
|
|
PIN_OSPEED_HIGH(GPIOA_ZIO_D20))
|
|
#define VAL_GPIOA_PUPDR (PIN_PUPDR_FLOATING(GPIOA_ZIO_D32) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_PIN1) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_PIN2) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_ARD_A0) | \
|
|
PIN_PUPDR_PULLUP(GPIOA_ZIO_D24) | \
|
|
PIN_PUPDR_PULLUP(GPIOA_ARD_D13) | \
|
|
PIN_PUPDR_PULLUP(GPIOA_ARD_D12) | \
|
|
PIN_PUPDR_PULLUP(GPIOA_ARD_D11) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_USB_SOF) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_USB_VBUS) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_USB_ID) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_USB_DM) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_USB_DP) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_SWDIO) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_SWCLK) | \
|
|
PIN_PUPDR_FLOATING(GPIOA_ZIO_D20))
|
|
#define VAL_GPIOA_ODR (PIN_ODR_HIGH(GPIOA_ZIO_D32) | \
|
|
PIN_ODR_HIGH(GPIOA_PIN1) | \
|
|
PIN_ODR_HIGH(GPIOA_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOA_ARD_A0) | \
|
|
PIN_ODR_HIGH(GPIOA_ZIO_D24) | \
|
|
PIN_ODR_HIGH(GPIOA_ARD_D13) | \
|
|
PIN_ODR_HIGH(GPIOA_ARD_D12) | \
|
|
PIN_ODR_HIGH(GPIOA_ARD_D11) | \
|
|
PIN_ODR_HIGH(GPIOA_USB_SOF) | \
|
|
PIN_ODR_HIGH(GPIOA_USB_VBUS) | \
|
|
PIN_ODR_HIGH(GPIOA_USB_ID) | \
|
|
PIN_ODR_HIGH(GPIOA_USB_DM) | \
|
|
PIN_ODR_HIGH(GPIOA_USB_DP) | \
|
|
PIN_ODR_HIGH(GPIOA_SWDIO) | \
|
|
PIN_ODR_HIGH(GPIOA_SWCLK) | \
|
|
PIN_ODR_HIGH(GPIOA_ZIO_D20))
|
|
#define VAL_GPIOA_AFRL (PIN_AFIO_AF(GPIOA_ZIO_D32, 1) | \
|
|
PIN_AFIO_AF(GPIOA_PIN1, 0) | \
|
|
PIN_AFIO_AF(GPIOA_PIN2, 0) | \
|
|
PIN_AFIO_AF(GPIOA_ARD_A0, 0) | \
|
|
PIN_AFIO_AF(GPIOA_ZIO_D24, 0) | \
|
|
PIN_AFIO_AF(GPIOA_ARD_D13, 5) | \
|
|
PIN_AFIO_AF(GPIOA_ARD_D12, 5) | \
|
|
PIN_AFIO_AF(GPIOA_ARD_D11, 5))
|
|
#define VAL_GPIOA_AFRH (PIN_AFIO_AF(GPIOA_USB_SOF, 10) | \
|
|
PIN_AFIO_AF(GPIOA_USB_VBUS, 0) | \
|
|
PIN_AFIO_AF(GPIOA_USB_ID, 10) | \
|
|
PIN_AFIO_AF(GPIOA_USB_DM, 10) | \
|
|
PIN_AFIO_AF(GPIOA_USB_DP, 10) | \
|
|
PIN_AFIO_AF(GPIOA_SWDIO, 0) | \
|
|
PIN_AFIO_AF(GPIOA_SWCLK, 0) | \
|
|
PIN_AFIO_AF(GPIOA_ZIO_D20, 6))
|
|
|
|
/*
|
|
* GPIOB setup:
|
|
*
|
|
* PB0 - ZIO_D33 TIM3_CH3 LED1 (output pushpull maximum).
|
|
* PB1 - ZIO_A6 ADC12_IN9 (analog).
|
|
* PB2 - ZIO_D27 QUADSPI_CLK (alternate 9).
|
|
* PB3 - ZIO_D23 I2S3_CK (alternate 6).
|
|
* PB4 - ZIO_D25 SPI3_MISO (alternate 6).
|
|
* PB5 - ZIO_D22 I2S3_SD (alternate 6).
|
|
* PB6 - ZIO_D26 QUADSPI_BK1_NCS (alternate 10).
|
|
* PB7 - LED2 (output pushpull maximum).
|
|
* PB8 - ARD_D15 I2C1_SCL (alternate 4).
|
|
* PB9 - ARD_D14 I2C1_SDA (alternate 4).
|
|
* PB10 - ZIO_D36 TIM2_CH3 (alternate 1).
|
|
* PB11 - ZIO_D35 TIM2_CH4 (alternate 1).
|
|
* PB12 - ZIO_D19 I2S2_WS (alternate 5).
|
|
* PB13 - ZIO_D18 I2S2_CK (alternate 5).
|
|
* PB14 - LED3 (output pushpull maximum).
|
|
* PB15 - ZIO_D17 I2S2_SD (alternate 5).
|
|
*/
|
|
#define VAL_GPIOB_MODER (PIN_MODE_OUTPUT(GPIOB_ZIO_D33) | \
|
|
PIN_MODE_ANALOG(GPIOB_ZIO_A6) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_ZIO_D27) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_ZIO_D23) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_ZIO_D25) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_ZIO_D22) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_ZIO_D26) | \
|
|
PIN_MODE_OUTPUT(GPIOB_LED2) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_ARD_D15) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_ARD_D14) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_ZIO_D36) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_ZIO_D35) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_ZIO_D19) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_ZIO_D18) | \
|
|
PIN_MODE_OUTPUT(GPIOB_LED3) | \
|
|
PIN_MODE_ALTERNATE(GPIOB_ZIO_D17))
|
|
#define VAL_GPIOB_OTYPER (PIN_OTYPE_PUSHPULL(GPIOB_ZIO_D33) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_ZIO_A6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_ZIO_D27) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_ZIO_D23) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_ZIO_D25) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_ZIO_D22) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_ZIO_D26) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_LED2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_ARD_D15) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_ARD_D14) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_ZIO_D36) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_ZIO_D35) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_ZIO_D19) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_ZIO_D18) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_LED3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOB_ZIO_D17))
|
|
#define VAL_GPIOB_OSPEEDR (PIN_OSPEED_HIGH(GPIOB_ZIO_D33) | \
|
|
PIN_OSPEED_HIGH(GPIOB_ZIO_A6) | \
|
|
PIN_OSPEED_HIGH(GPIOB_ZIO_D27) | \
|
|
PIN_OSPEED_HIGH(GPIOB_ZIO_D23) | \
|
|
PIN_OSPEED_HIGH(GPIOB_ZIO_D25) | \
|
|
PIN_OSPEED_HIGH(GPIOB_ZIO_D22) | \
|
|
PIN_OSPEED_HIGH(GPIOB_ZIO_D26) | \
|
|
PIN_OSPEED_HIGH(GPIOB_LED2) | \
|
|
PIN_OSPEED_HIGH(GPIOB_ARD_D15) | \
|
|
PIN_OSPEED_HIGH(GPIOB_ARD_D14) | \
|
|
PIN_OSPEED_HIGH(GPIOB_ZIO_D36) | \
|
|
PIN_OSPEED_HIGH(GPIOB_ZIO_D35) | \
|
|
PIN_OSPEED_HIGH(GPIOB_ZIO_D19) | \
|
|
PIN_OSPEED_HIGH(GPIOB_ZIO_D18) | \
|
|
PIN_OSPEED_HIGH(GPIOB_LED3) | \
|
|
PIN_OSPEED_HIGH(GPIOB_ZIO_D17))
|
|
#define VAL_GPIOB_PUPDR (PIN_PUPDR_FLOATING(GPIOB_ZIO_D33) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_ZIO_A6) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_ZIO_D27) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_ZIO_D23) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_ZIO_D25) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_ZIO_D22) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_ZIO_D26) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_LED2) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_ARD_D15) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_ARD_D14) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_ZIO_D36) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_ZIO_D35) | \
|
|
PIN_PUPDR_PULLUP(GPIOB_ZIO_D19) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_ZIO_D18) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_LED3) | \
|
|
PIN_PUPDR_FLOATING(GPIOB_ZIO_D17))
|
|
#define VAL_GPIOB_ODR (PIN_ODR_LOW(GPIOB_ZIO_D33) | \
|
|
PIN_ODR_HIGH(GPIOB_ZIO_A6) | \
|
|
PIN_ODR_HIGH(GPIOB_ZIO_D27) | \
|
|
PIN_ODR_HIGH(GPIOB_ZIO_D23) | \
|
|
PIN_ODR_HIGH(GPIOB_ZIO_D25) | \
|
|
PIN_ODR_HIGH(GPIOB_ZIO_D22) | \
|
|
PIN_ODR_HIGH(GPIOB_ZIO_D26) | \
|
|
PIN_ODR_LOW(GPIOB_LED2) | \
|
|
PIN_ODR_HIGH(GPIOB_ARD_D15) | \
|
|
PIN_ODR_HIGH(GPIOB_ARD_D14) | \
|
|
PIN_ODR_HIGH(GPIOB_ZIO_D36) | \
|
|
PIN_ODR_HIGH(GPIOB_ZIO_D35) | \
|
|
PIN_ODR_HIGH(GPIOB_ZIO_D19) | \
|
|
PIN_ODR_HIGH(GPIOB_ZIO_D18) | \
|
|
PIN_ODR_LOW(GPIOB_LED3) | \
|
|
PIN_ODR_HIGH(GPIOB_ZIO_D17))
|
|
#define VAL_GPIOB_AFRL (PIN_AFIO_AF(GPIOB_ZIO_D33, 0) | \
|
|
PIN_AFIO_AF(GPIOB_ZIO_A6, 0) | \
|
|
PIN_AFIO_AF(GPIOB_ZIO_D27, 9) | \
|
|
PIN_AFIO_AF(GPIOB_ZIO_D23, 6) | \
|
|
PIN_AFIO_AF(GPIOB_ZIO_D25, 6) | \
|
|
PIN_AFIO_AF(GPIOB_ZIO_D22, 6) | \
|
|
PIN_AFIO_AF(GPIOB_ZIO_D26, 10) | \
|
|
PIN_AFIO_AF(GPIOB_LED2, 0))
|
|
#define VAL_GPIOB_AFRH (PIN_AFIO_AF(GPIOB_ARD_D15, 4) | \
|
|
PIN_AFIO_AF(GPIOB_ARD_D14, 4) | \
|
|
PIN_AFIO_AF(GPIOB_ZIO_D36, 1) | \
|
|
PIN_AFIO_AF(GPIOB_ZIO_D35, 1) | \
|
|
PIN_AFIO_AF(GPIOB_ZIO_D19, 5) | \
|
|
PIN_AFIO_AF(GPIOB_ZIO_D18, 5) | \
|
|
PIN_AFIO_AF(GPIOB_LED3, 0) | \
|
|
PIN_AFIO_AF(GPIOB_ZIO_D17, 5))
|
|
|
|
/*
|
|
* GPIOC setup:
|
|
*
|
|
* PC0 - ARD_A1 ADC123_IN10 (analog).
|
|
* PC1 - PIN1 (input floating).
|
|
* PC2 - ZIO_A7 ADC123_IN12 (analog).
|
|
* PC3 - ARD_A2 ADC123_IN13 (analog).
|
|
* PC4 - PIN4 (input floating).
|
|
* PC5 - PIN5 (input floating).
|
|
* PC6 - ZIO_D16 I2S2_MCK (alternate 5).
|
|
* PC7 - ZIO_D21 I2S3_MCK (alternate 6).
|
|
* PC8 - ZIO_D43 SDMMC_D0 (alternate 12).
|
|
* PC9 - ZIO_D44 SDMMC_D1 (alternate 12).
|
|
* PC10 - ZIO_D45 SDMMC_D2 (alternate 12).
|
|
* PC11 - ZIO_D46 SDMMC_D3 (alternate 12).
|
|
* PC12 - ZIO_D47 SDMMC_CK (alternate 12).
|
|
* PC13 - BUTTON (input floating).
|
|
* PC14 - OSC32_IN (input floating).
|
|
* PC15 - OSC32_OUT (input floating).
|
|
*/
|
|
#define VAL_GPIOC_MODER (PIN_MODE_ANALOG(GPIOC_ARD_A1) | \
|
|
PIN_MODE_INPUT(GPIOC_PIN1) | \
|
|
PIN_MODE_ANALOG(GPIOC_ZIO_A7) | \
|
|
PIN_MODE_ANALOG(GPIOC_ARD_A2) | \
|
|
PIN_MODE_INPUT(GPIOC_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOC_PIN5) | \
|
|
PIN_MODE_ALTERNATE(GPIOC_ZIO_D16) | \
|
|
PIN_MODE_ALTERNATE(GPIOC_ZIO_D21) | \
|
|
PIN_MODE_ALTERNATE(GPIOC_ZIO_D43) | \
|
|
PIN_MODE_ALTERNATE(GPIOC_ZIO_D44) | \
|
|
PIN_MODE_ALTERNATE(GPIOC_ZIO_D45) | \
|
|
PIN_MODE_ALTERNATE(GPIOC_ZIO_D46) | \
|
|
PIN_MODE_ALTERNATE(GPIOC_ZIO_D47) | \
|
|
PIN_MODE_INPUT(GPIOC_BUTTON) | \
|
|
PIN_MODE_INPUT(GPIOC_OSC32_IN) | \
|
|
PIN_MODE_INPUT(GPIOC_OSC32_OUT))
|
|
#define VAL_GPIOC_OTYPER (PIN_OTYPE_PUSHPULL(GPIOC_ARD_A1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_PIN1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_ZIO_A7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_ARD_A2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_ZIO_D16) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_ZIO_D21) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_ZIO_D43) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_ZIO_D44) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_ZIO_D45) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_ZIO_D46) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_ZIO_D47) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_BUTTON) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_OSC32_IN) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOC_OSC32_OUT))
|
|
#define VAL_GPIOC_OSPEEDR (PIN_OSPEED_HIGH(GPIOC_ARD_A1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_PIN1) | \
|
|
PIN_OSPEED_HIGH(GPIOC_ZIO_A7) | \
|
|
PIN_OSPEED_HIGH(GPIOC_ARD_A2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_PIN5) | \
|
|
PIN_OSPEED_HIGH(GPIOC_ZIO_D16) | \
|
|
PIN_OSPEED_HIGH(GPIOC_ZIO_D21) | \
|
|
PIN_OSPEED_HIGH(GPIOC_ZIO_D43) | \
|
|
PIN_OSPEED_HIGH(GPIOC_ZIO_D44) | \
|
|
PIN_OSPEED_HIGH(GPIOC_ZIO_D45) | \
|
|
PIN_OSPEED_HIGH(GPIOC_ZIO_D46) | \
|
|
PIN_OSPEED_HIGH(GPIOC_ZIO_D47) | \
|
|
PIN_OSPEED_HIGH(GPIOC_BUTTON) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_OSC32_IN) | \
|
|
PIN_OSPEED_VERYLOW(GPIOC_OSC32_OUT))
|
|
#define VAL_GPIOC_PUPDR (PIN_PUPDR_FLOATING(GPIOC_ARD_A1) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_PIN1) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_ZIO_A7) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_ARD_A2) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_PIN4) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_PIN5) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_ZIO_D16) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_ZIO_D21) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_ZIO_D43) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_ZIO_D44) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_ZIO_D45) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_ZIO_D46) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_ZIO_D47) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_BUTTON) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_OSC32_IN) | \
|
|
PIN_PUPDR_FLOATING(GPIOC_OSC32_OUT))
|
|
#define VAL_GPIOC_ODR (PIN_ODR_HIGH(GPIOC_ARD_A1) | \
|
|
PIN_ODR_HIGH(GPIOC_PIN1) | \
|
|
PIN_ODR_HIGH(GPIOC_ZIO_A7) | \
|
|
PIN_ODR_HIGH(GPIOC_ARD_A2) | \
|
|
PIN_ODR_HIGH(GPIOC_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOC_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOC_ZIO_D16) | \
|
|
PIN_ODR_HIGH(GPIOC_ZIO_D21) | \
|
|
PIN_ODR_HIGH(GPIOC_ZIO_D43) | \
|
|
PIN_ODR_HIGH(GPIOC_ZIO_D44) | \
|
|
PIN_ODR_HIGH(GPIOC_ZIO_D45) | \
|
|
PIN_ODR_HIGH(GPIOC_ZIO_D46) | \
|
|
PIN_ODR_HIGH(GPIOC_ZIO_D47) | \
|
|
PIN_ODR_HIGH(GPIOC_BUTTON) | \
|
|
PIN_ODR_HIGH(GPIOC_OSC32_IN) | \
|
|
PIN_ODR_HIGH(GPIOC_OSC32_OUT))
|
|
#define VAL_GPIOC_AFRL (PIN_AFIO_AF(GPIOC_ARD_A1, 0) | \
|
|
PIN_AFIO_AF(GPIOC_PIN1, 0) | \
|
|
PIN_AFIO_AF(GPIOC_ZIO_A7, 0) | \
|
|
PIN_AFIO_AF(GPIOC_ARD_A2, 0) | \
|
|
PIN_AFIO_AF(GPIOC_PIN4, 0) | \
|
|
PIN_AFIO_AF(GPIOC_PIN5, 0) | \
|
|
PIN_AFIO_AF(GPIOC_ZIO_D16, 5) | \
|
|
PIN_AFIO_AF(GPIOC_ZIO_D21, 6))
|
|
#define VAL_GPIOC_AFRH (PIN_AFIO_AF(GPIOC_ZIO_D43, 12) | \
|
|
PIN_AFIO_AF(GPIOC_ZIO_D44, 12) | \
|
|
PIN_AFIO_AF(GPIOC_ZIO_D45, 12) | \
|
|
PIN_AFIO_AF(GPIOC_ZIO_D46, 12) | \
|
|
PIN_AFIO_AF(GPIOC_ZIO_D47, 12) | \
|
|
PIN_AFIO_AF(GPIOC_BUTTON, 0) | \
|
|
PIN_AFIO_AF(GPIOC_OSC32_IN, 0) | \
|
|
PIN_AFIO_AF(GPIOC_OSC32_OUT, 0))
|
|
|
|
/*
|
|
* GPIOD setup:
|
|
*
|
|
* PD0 - ZIO_D67 CAN1_RX (alternate 9).
|
|
* PD1 - ZIO_D66 CAN1_TX (alternate 9).
|
|
* PD2 - ZIO_D48 SDMMC_CMD (alternate 12).
|
|
* PD3 - ZIO_D55 USART2_CTS (alternate 7).
|
|
* PD4 - ZIO_D54 USART2_RTS (alternate 7).
|
|
* PD5 - ZIO_D53 USART2_TX (alternate 7).
|
|
* PD6 - ZIO_D52 USART2_RX (alternate 7).
|
|
* PD7 - ZIO_D51 USART2_SCLK (alternate 7).
|
|
* PD8 - USART3_RX STLK_RX (alternate 7).
|
|
* PD9 - USART3_TX STLK_TX (alternate 7).
|
|
* PD10 - PIN10 (input floating).
|
|
* PD11 - ZIO_D30 QUADSPI_BK1_IO0 (alternate 9).
|
|
* PD12 - ZIO_D29 QUADSPI_BK1_IO1 (alternate 9).
|
|
* PD13 - ZIO_D28 QUADSPI_BK1_IO3 (alternate 9).
|
|
* PD14 - ARD_D10 SPI1_NSS (output pushpull maximum).
|
|
* PD15 - ARD_D9 TIM4_CH4 (alternate 2).
|
|
*/
|
|
#define VAL_GPIOD_MODER (PIN_MODE_ALTERNATE(GPIOD_ZIO_D67) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_ZIO_D66) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_ZIO_D48) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_ZIO_D55) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_ZIO_D54) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_ZIO_D53) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_ZIO_D52) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_ZIO_D51) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_USART3_RX) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_USART3_TX) | \
|
|
PIN_MODE_INPUT(GPIOD_PIN10) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_ZIO_D30) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_ZIO_D29) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_ZIO_D28) | \
|
|
PIN_MODE_OUTPUT(GPIOD_ARD_D10) | \
|
|
PIN_MODE_ALTERNATE(GPIOD_ARD_D9))
|
|
#define VAL_GPIOD_OTYPER (PIN_OTYPE_PUSHPULL(GPIOD_ZIO_D67) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_ZIO_D66) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_ZIO_D48) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_ZIO_D55) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_ZIO_D54) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_ZIO_D53) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_ZIO_D52) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_ZIO_D51) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_USART3_RX) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_USART3_TX) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_ZIO_D30) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_ZIO_D29) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_ZIO_D28) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_ARD_D10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOD_ARD_D9))
|
|
#define VAL_GPIOD_OSPEEDR (PIN_OSPEED_HIGH(GPIOD_ZIO_D67) | \
|
|
PIN_OSPEED_HIGH(GPIOD_ZIO_D66) | \
|
|
PIN_OSPEED_HIGH(GPIOD_ZIO_D48) | \
|
|
PIN_OSPEED_HIGH(GPIOD_ZIO_D55) | \
|
|
PIN_OSPEED_HIGH(GPIOD_ZIO_D54) | \
|
|
PIN_OSPEED_HIGH(GPIOD_ZIO_D53) | \
|
|
PIN_OSPEED_HIGH(GPIOD_ZIO_D52) | \
|
|
PIN_OSPEED_HIGH(GPIOD_ZIO_D51) | \
|
|
PIN_OSPEED_HIGH(GPIOD_USART3_RX) | \
|
|
PIN_OSPEED_HIGH(GPIOD_USART3_TX) | \
|
|
PIN_OSPEED_VERYLOW(GPIOD_PIN10) | \
|
|
PIN_OSPEED_HIGH(GPIOD_ZIO_D30) | \
|
|
PIN_OSPEED_HIGH(GPIOD_ZIO_D29) | \
|
|
PIN_OSPEED_HIGH(GPIOD_ZIO_D28) | \
|
|
PIN_OSPEED_HIGH(GPIOD_ARD_D10) | \
|
|
PIN_OSPEED_HIGH(GPIOD_ARD_D9))
|
|
#define VAL_GPIOD_PUPDR (PIN_PUPDR_FLOATING(GPIOD_ZIO_D67) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_ZIO_D66) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_ZIO_D48) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_ZIO_D55) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_ZIO_D54) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_ZIO_D53) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_ZIO_D52) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_ZIO_D51) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_USART3_RX) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_USART3_TX) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_PIN10) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_ZIO_D30) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_ZIO_D29) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_ZIO_D28) | \
|
|
PIN_PUPDR_PULLUP(GPIOD_ARD_D10) | \
|
|
PIN_PUPDR_FLOATING(GPIOD_ARD_D9))
|
|
#define VAL_GPIOD_ODR (PIN_ODR_HIGH(GPIOD_ZIO_D67) | \
|
|
PIN_ODR_HIGH(GPIOD_ZIO_D66) | \
|
|
PIN_ODR_HIGH(GPIOD_ZIO_D48) | \
|
|
PIN_ODR_HIGH(GPIOD_ZIO_D55) | \
|
|
PIN_ODR_HIGH(GPIOD_ZIO_D54) | \
|
|
PIN_ODR_HIGH(GPIOD_ZIO_D53) | \
|
|
PIN_ODR_HIGH(GPIOD_ZIO_D52) | \
|
|
PIN_ODR_HIGH(GPIOD_ZIO_D51) | \
|
|
PIN_ODR_HIGH(GPIOD_USART3_RX) | \
|
|
PIN_ODR_HIGH(GPIOD_USART3_TX) | \
|
|
PIN_ODR_HIGH(GPIOD_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOD_ZIO_D30) | \
|
|
PIN_ODR_HIGH(GPIOD_ZIO_D29) | \
|
|
PIN_ODR_HIGH(GPIOD_ZIO_D28) | \
|
|
PIN_ODR_HIGH(GPIOD_ARD_D10) | \
|
|
PIN_ODR_HIGH(GPIOD_ARD_D9))
|
|
#define VAL_GPIOD_AFRL (PIN_AFIO_AF(GPIOD_ZIO_D67, 9) | \
|
|
PIN_AFIO_AF(GPIOD_ZIO_D66, 9) | \
|
|
PIN_AFIO_AF(GPIOD_ZIO_D48, 12) | \
|
|
PIN_AFIO_AF(GPIOD_ZIO_D55, 7) | \
|
|
PIN_AFIO_AF(GPIOD_ZIO_D54, 7) | \
|
|
PIN_AFIO_AF(GPIOD_ZIO_D53, 7) | \
|
|
PIN_AFIO_AF(GPIOD_ZIO_D52, 7) | \
|
|
PIN_AFIO_AF(GPIOD_ZIO_D51, 7))
|
|
#define VAL_GPIOD_AFRH (PIN_AFIO_AF(GPIOD_USART3_RX, 7) | \
|
|
PIN_AFIO_AF(GPIOD_USART3_TX, 7) | \
|
|
PIN_AFIO_AF(GPIOD_PIN10, 0) | \
|
|
PIN_AFIO_AF(GPIOD_ZIO_D30, 9) | \
|
|
PIN_AFIO_AF(GPIOD_ZIO_D29, 9) | \
|
|
PIN_AFIO_AF(GPIOD_ZIO_D28, 9) | \
|
|
PIN_AFIO_AF(GPIOD_ARD_D10, 0) | \
|
|
PIN_AFIO_AF(GPIOD_ARD_D9, 2))
|
|
|
|
/*
|
|
* GPIOE setup:
|
|
*
|
|
* PE0 - ZIO_D34 TIM4_ETR (alternate 2).
|
|
* PE1 - PIN1 (input floating).
|
|
* PE2 - ZIO_D31 ZIO_D56 QUADSPI_BK1_IO2(alternate 9).
|
|
* PE3 - ZIO_D60 SAI1_SD_B (alternate 6).
|
|
* PE4 - ZIO_D57 SAI1_FS_A (alternate 6).
|
|
* PE5 - ZIO_D58 SAI1_SCK_A (alternate 6).
|
|
* PE6 - ZIO_D59 SAI1_SD_A (alternate 6).
|
|
* PE7 - ZIO_D41 TIM1_ETR (alternate 1).
|
|
* PE8 - ZIO_D42 TIM1_CH1N (alternate 1).
|
|
* PE9 - ARD_D6 TIM1_CH1 (alternate 1).
|
|
* PE10 - ZIO_D40 TIM1_CH2N (alternate 1).
|
|
* PE11 - ARD_D5 TIM1_CH2 (alternate 1).
|
|
* PE12 - ZIO_D39 TIM1_CH3N (alternate 1).
|
|
* PE13 - ARD_D3 TIM1_CH3 (alternate 1).
|
|
* PE14 - ZIO_D38 (input floating).
|
|
* PE15 - ZIO_D37 TIM1_BKIN1 (alternate 1).
|
|
*/
|
|
#define VAL_GPIOE_MODER (PIN_MODE_ALTERNATE(GPIOE_ZIO_D34) | \
|
|
PIN_MODE_INPUT(GPIOE_PIN1) | \
|
|
PIN_MODE_ALTERNATE(GPIOE_ZIO_D31) | \
|
|
PIN_MODE_ALTERNATE(GPIOE_ZIO_D60) | \
|
|
PIN_MODE_ALTERNATE(GPIOE_ZIO_D57) | \
|
|
PIN_MODE_ALTERNATE(GPIOE_ZIO_D58) | \
|
|
PIN_MODE_ALTERNATE(GPIOE_ZIO_D59) | \
|
|
PIN_MODE_ALTERNATE(GPIOE_ZIO_D41) | \
|
|
PIN_MODE_ALTERNATE(GPIOE_ZIO_D42) | \
|
|
PIN_MODE_ALTERNATE(GPIOE_ARD_D6) | \
|
|
PIN_MODE_ALTERNATE(GPIOE_ZIO_D40) | \
|
|
PIN_MODE_ALTERNATE(GPIOE_ARD_D5) | \
|
|
PIN_MODE_ALTERNATE(GPIOE_ZIO_D39) | \
|
|
PIN_MODE_ALTERNATE(GPIOE_ARD_D3) | \
|
|
PIN_MODE_INPUT(GPIOE_ZIO_D38) | \
|
|
PIN_MODE_ALTERNATE(GPIOE_ZIO_D37))
|
|
#define VAL_GPIOE_OTYPER (PIN_OTYPE_PUSHPULL(GPIOE_ZIO_D34) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_PIN1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ZIO_D31) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ZIO_D60) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ZIO_D57) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ZIO_D58) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ZIO_D59) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ZIO_D41) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ZIO_D42) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ARD_D6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ZIO_D40) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ARD_D5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ZIO_D39) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ARD_D3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ZIO_D38) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOE_ZIO_D37))
|
|
#define VAL_GPIOE_OSPEEDR (PIN_OSPEED_HIGH(GPIOE_ZIO_D34) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_PIN1) | \
|
|
PIN_OSPEED_HIGH(GPIOE_ZIO_D31) | \
|
|
PIN_OSPEED_HIGH(GPIOE_ZIO_D60) | \
|
|
PIN_OSPEED_HIGH(GPIOE_ZIO_D57) | \
|
|
PIN_OSPEED_HIGH(GPIOE_ZIO_D58) | \
|
|
PIN_OSPEED_HIGH(GPIOE_ZIO_D59) | \
|
|
PIN_OSPEED_HIGH(GPIOE_ZIO_D41) | \
|
|
PIN_OSPEED_HIGH(GPIOE_ZIO_D42) | \
|
|
PIN_OSPEED_HIGH(GPIOE_ARD_D6) | \
|
|
PIN_OSPEED_HIGH(GPIOE_ZIO_D40) | \
|
|
PIN_OSPEED_HIGH(GPIOE_ARD_D5) | \
|
|
PIN_OSPEED_HIGH(GPIOE_ZIO_D39) | \
|
|
PIN_OSPEED_HIGH(GPIOE_ARD_D3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOE_ZIO_D38) | \
|
|
PIN_OSPEED_HIGH(GPIOE_ZIO_D37))
|
|
#define VAL_GPIOE_PUPDR (PIN_PUPDR_FLOATING(GPIOE_ZIO_D34) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_PIN1) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ZIO_D31) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ZIO_D60) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ZIO_D57) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ZIO_D58) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ZIO_D59) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ZIO_D41) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ZIO_D42) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ARD_D6) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ZIO_D40) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ARD_D5) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ZIO_D39) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ARD_D3) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ZIO_D38) | \
|
|
PIN_PUPDR_FLOATING(GPIOE_ZIO_D37))
|
|
#define VAL_GPIOE_ODR (PIN_ODR_HIGH(GPIOE_ZIO_D34) | \
|
|
PIN_ODR_HIGH(GPIOE_PIN1) | \
|
|
PIN_ODR_HIGH(GPIOE_ZIO_D31) | \
|
|
PIN_ODR_HIGH(GPIOE_ZIO_D60) | \
|
|
PIN_ODR_HIGH(GPIOE_ZIO_D57) | \
|
|
PIN_ODR_HIGH(GPIOE_ZIO_D58) | \
|
|
PIN_ODR_HIGH(GPIOE_ZIO_D59) | \
|
|
PIN_ODR_HIGH(GPIOE_ZIO_D41) | \
|
|
PIN_ODR_HIGH(GPIOE_ZIO_D42) | \
|
|
PIN_ODR_HIGH(GPIOE_ARD_D6) | \
|
|
PIN_ODR_HIGH(GPIOE_ZIO_D40) | \
|
|
PIN_ODR_HIGH(GPIOE_ARD_D5) | \
|
|
PIN_ODR_HIGH(GPIOE_ZIO_D39) | \
|
|
PIN_ODR_HIGH(GPIOE_ARD_D3) | \
|
|
PIN_ODR_HIGH(GPIOE_ZIO_D38) | \
|
|
PIN_ODR_HIGH(GPIOE_ZIO_D37))
|
|
#define VAL_GPIOE_AFRL (PIN_AFIO_AF(GPIOE_ZIO_D34, 2) | \
|
|
PIN_AFIO_AF(GPIOE_PIN1, 0) | \
|
|
PIN_AFIO_AF(GPIOE_ZIO_D31, 9) | \
|
|
PIN_AFIO_AF(GPIOE_ZIO_D60, 6) | \
|
|
PIN_AFIO_AF(GPIOE_ZIO_D57, 6) | \
|
|
PIN_AFIO_AF(GPIOE_ZIO_D58, 6) | \
|
|
PIN_AFIO_AF(GPIOE_ZIO_D59, 6) | \
|
|
PIN_AFIO_AF(GPIOE_ZIO_D41, 1))
|
|
#define VAL_GPIOE_AFRH (PIN_AFIO_AF(GPIOE_ZIO_D42, 1) | \
|
|
PIN_AFIO_AF(GPIOE_ARD_D6, 1) | \
|
|
PIN_AFIO_AF(GPIOE_ZIO_D40, 1) | \
|
|
PIN_AFIO_AF(GPIOE_ARD_D5, 1) | \
|
|
PIN_AFIO_AF(GPIOE_ZIO_D39, 1) | \
|
|
PIN_AFIO_AF(GPIOE_ARD_D3, 1) | \
|
|
PIN_AFIO_AF(GPIOE_ZIO_D38, 0) | \
|
|
PIN_AFIO_AF(GPIOE_ZIO_D37, 1))
|
|
|
|
/*
|
|
* GPIOF setup:
|
|
*
|
|
* PF0 - ZIO_D68 I2C2_SDA (alternate 4).
|
|
* PF1 - ZIO_D69 I2C2_SCL (alternate 4).
|
|
* PF2 - ZIO_D70 I2C2_SMBA (alternate 4).
|
|
* PF3 - ARD_A3 ADC3_IN9 (analog).
|
|
* PF4 - ZIO_A8 ADC3_IN14 (analog).
|
|
* PF5 - ARD_A4 ADC3_IN15 (analog).
|
|
* PF6 - PIN6 (input floating).
|
|
* PF7 - ZIO_D62 SAI1_MCLK_B (alternate 6).
|
|
* PF8 - ZIO_D61 SAI1_SCK_B (alternate 6).
|
|
* PF9 - ZIO_D63 SAI1_FS_B (alternate 6).
|
|
* PF10 - ARD_A5 ADC3_IN8 (analog).
|
|
* PF11 - PIN11 (input floating).
|
|
* PF12 - ARD_D8 (input floating).
|
|
* PF13 - ARD_D7 (input floating).
|
|
* PF14 - ARD_D4 (input floating).
|
|
* PF15 - ARD_D2 (input floating).
|
|
*/
|
|
#define VAL_GPIOF_MODER (PIN_MODE_ALTERNATE(GPIOF_ZIO_D68) | \
|
|
PIN_MODE_ALTERNATE(GPIOF_ZIO_D69) | \
|
|
PIN_MODE_ALTERNATE(GPIOF_ZIO_D70) | \
|
|
PIN_MODE_ANALOG(GPIOF_ARD_A3) | \
|
|
PIN_MODE_ANALOG(GPIOF_ZIO_A8) | \
|
|
PIN_MODE_ANALOG(GPIOF_ARD_A4) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN6) | \
|
|
PIN_MODE_ALTERNATE(GPIOF_ZIO_D62) | \
|
|
PIN_MODE_ALTERNATE(GPIOF_ZIO_D61) | \
|
|
PIN_MODE_ALTERNATE(GPIOF_ZIO_D63) | \
|
|
PIN_MODE_ANALOG(GPIOF_ARD_A5) | \
|
|
PIN_MODE_INPUT(GPIOF_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOF_ARD_D8) | \
|
|
PIN_MODE_INPUT(GPIOF_ARD_D7) | \
|
|
PIN_MODE_INPUT(GPIOF_ARD_D4) | \
|
|
PIN_MODE_INPUT(GPIOF_ARD_D2))
|
|
#define VAL_GPIOF_OTYPER (PIN_OTYPE_PUSHPULL(GPIOF_ZIO_D68) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_ZIO_D69) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_ZIO_D70) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_ARD_A3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_ZIO_A8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_ARD_A4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_ZIO_D62) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_ZIO_D61) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_ZIO_D63) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_ARD_A5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_ARD_D8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_ARD_D7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_ARD_D4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOF_ARD_D2))
|
|
#define VAL_GPIOF_OSPEEDR (PIN_OSPEED_HIGH(GPIOF_ZIO_D68) | \
|
|
PIN_OSPEED_HIGH(GPIOF_ZIO_D69) | \
|
|
PIN_OSPEED_HIGH(GPIOF_ZIO_D70) | \
|
|
PIN_OSPEED_HIGH(GPIOF_ARD_A3) | \
|
|
PIN_OSPEED_HIGH(GPIOF_ZIO_A8) | \
|
|
PIN_OSPEED_HIGH(GPIOF_ARD_A4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN6) | \
|
|
PIN_OSPEED_HIGH(GPIOF_ZIO_D62) | \
|
|
PIN_OSPEED_HIGH(GPIOF_ZIO_D61) | \
|
|
PIN_OSPEED_HIGH(GPIOF_ZIO_D63) | \
|
|
PIN_OSPEED_HIGH(GPIOF_ARD_A5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_ARD_D8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_ARD_D7) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_ARD_D4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOF_ARD_D2))
|
|
#define VAL_GPIOF_PUPDR (PIN_PUPDR_FLOATING(GPIOF_ZIO_D68) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_ZIO_D69) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_ZIO_D70) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_ARD_A3) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_ZIO_A8) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_ARD_A4) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_PIN6) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_ZIO_D62) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_ZIO_D61) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_ZIO_D63) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_ARD_A5) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_PIN11) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_ARD_D8) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_ARD_D7) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_ARD_D4) | \
|
|
PIN_PUPDR_FLOATING(GPIOF_ARD_D2))
|
|
#define VAL_GPIOF_ODR (PIN_ODR_HIGH(GPIOF_ZIO_D68) | \
|
|
PIN_ODR_HIGH(GPIOF_ZIO_D69) | \
|
|
PIN_ODR_HIGH(GPIOF_ZIO_D70) | \
|
|
PIN_ODR_HIGH(GPIOF_ARD_A3) | \
|
|
PIN_ODR_HIGH(GPIOF_ZIO_A8) | \
|
|
PIN_ODR_HIGH(GPIOF_ARD_A4) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOF_ZIO_D62) | \
|
|
PIN_ODR_HIGH(GPIOF_ZIO_D61) | \
|
|
PIN_ODR_HIGH(GPIOF_ZIO_D63) | \
|
|
PIN_ODR_HIGH(GPIOF_ARD_A5) | \
|
|
PIN_ODR_HIGH(GPIOF_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOF_ARD_D8) | \
|
|
PIN_ODR_HIGH(GPIOF_ARD_D7) | \
|
|
PIN_ODR_HIGH(GPIOF_ARD_D4) | \
|
|
PIN_ODR_HIGH(GPIOF_ARD_D2))
|
|
#define VAL_GPIOF_AFRL (PIN_AFIO_AF(GPIOF_ZIO_D68, 4) | \
|
|
PIN_AFIO_AF(GPIOF_ZIO_D69, 4) | \
|
|
PIN_AFIO_AF(GPIOF_ZIO_D70, 4) | \
|
|
PIN_AFIO_AF(GPIOF_ARD_A3, 0) | \
|
|
PIN_AFIO_AF(GPIOF_ZIO_A8, 0) | \
|
|
PIN_AFIO_AF(GPIOF_ARD_A4, 0) | \
|
|
PIN_AFIO_AF(GPIOF_PIN6, 0) | \
|
|
PIN_AFIO_AF(GPIOF_ZIO_D62, 6))
|
|
#define VAL_GPIOF_AFRH (PIN_AFIO_AF(GPIOF_ZIO_D61, 6) | \
|
|
PIN_AFIO_AF(GPIOF_ZIO_D63, 6) | \
|
|
PIN_AFIO_AF(GPIOF_ARD_A5, 0) | \
|
|
PIN_AFIO_AF(GPIOF_PIN11, 0) | \
|
|
PIN_AFIO_AF(GPIOF_ARD_D8, 0) | \
|
|
PIN_AFIO_AF(GPIOF_ARD_D7, 0) | \
|
|
PIN_AFIO_AF(GPIOF_ARD_D4, 0) | \
|
|
PIN_AFIO_AF(GPIOF_ARD_D2, 0))
|
|
|
|
/*
|
|
* GPIOG setup:
|
|
*
|
|
* PG0 - ZIO_D65 (input floating).
|
|
* PG1 - ZIO_D64 (input floating).
|
|
* PG2 - ZIO_D49 (input floating).
|
|
* PG3 - ZIO_D50 (input floating).
|
|
* PG4 - PIN4 (input floating).
|
|
* PG5 - PIN5 (input floating).
|
|
* PG6 - USB_GPIO_OUT (output pushpull maximum).
|
|
* PG7 - USB_GPIO_IN (input pullup).
|
|
* PG8 - PIN8 (input floating).
|
|
* PG9 - ARD_D0 USART6_RX (input pullup).
|
|
* PG10 - PIN10 (input floating).
|
|
* PG11 - PIN11 (input floating).
|
|
* PG12 - PIN12 (input floating).
|
|
* PG13 - PIN13 (input floating).
|
|
* PG14 - ARD_D1 USART6_TX (alternate 8).
|
|
* PG15 - PIN15 (input floating).
|
|
*/
|
|
#define VAL_GPIOG_MODER (PIN_MODE_INPUT(GPIOG_ZIO_D65) | \
|
|
PIN_MODE_INPUT(GPIOG_ZIO_D64) | \
|
|
PIN_MODE_INPUT(GPIOG_ZIO_D49) | \
|
|
PIN_MODE_INPUT(GPIOG_ZIO_D50) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN5) | \
|
|
PIN_MODE_OUTPUT(GPIOG_USB_GPIO_OUT) | \
|
|
PIN_MODE_INPUT(GPIOG_USB_GPIO_IN) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOG_ARD_D0) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN12) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN13) | \
|
|
PIN_MODE_ALTERNATE(GPIOG_ARD_D1) | \
|
|
PIN_MODE_INPUT(GPIOG_PIN15))
|
|
#define VAL_GPIOG_OTYPER (PIN_OTYPE_PUSHPULL(GPIOG_ZIO_D65) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_ZIO_D64) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_ZIO_D49) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_ZIO_D50) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_USB_GPIO_OUT) |\
|
|
PIN_OTYPE_PUSHPULL(GPIOG_USB_GPIO_IN) |\
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_ARD_D0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN13) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_ARD_D1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOG_PIN15))
|
|
#define VAL_GPIOG_OSPEEDR (PIN_OSPEED_VERYLOW(GPIOG_ZIO_D65) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_ZIO_D64) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_ZIO_D49) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_ZIO_D50) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN5) | \
|
|
PIN_OSPEED_HIGH(GPIOG_USB_GPIO_OUT) | \
|
|
PIN_OSPEED_HIGH(GPIOG_USB_GPIO_IN) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN8) | \
|
|
PIN_OSPEED_HIGH(GPIOG_ARD_D0) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN12) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN13) | \
|
|
PIN_OSPEED_HIGH(GPIOG_ARD_D1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOG_PIN15))
|
|
#define VAL_GPIOG_PUPDR (PIN_PUPDR_FLOATING(GPIOG_ZIO_D65) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_ZIO_D64) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_ZIO_D49) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_ZIO_D50) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_PIN4) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_PIN5) | \
|
|
PIN_PUPDR_PULLUP(GPIOG_USB_GPIO_OUT) | \
|
|
PIN_PUPDR_PULLUP(GPIOG_USB_GPIO_IN) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_PIN8) | \
|
|
PIN_PUPDR_PULLUP(GPIOG_ARD_D0) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_PIN10) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_PIN11) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_PIN12) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_PIN13) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_ARD_D1) | \
|
|
PIN_PUPDR_FLOATING(GPIOG_PIN15))
|
|
#define VAL_GPIOG_ODR (PIN_ODR_HIGH(GPIOG_ZIO_D65) | \
|
|
PIN_ODR_HIGH(GPIOG_ZIO_D64) | \
|
|
PIN_ODR_HIGH(GPIOG_ZIO_D49) | \
|
|
PIN_ODR_HIGH(GPIOG_ZIO_D50) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOG_USB_GPIO_OUT) | \
|
|
PIN_ODR_HIGH(GPIOG_USB_GPIO_IN) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOG_ARD_D0) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN13) | \
|
|
PIN_ODR_HIGH(GPIOG_ARD_D1) | \
|
|
PIN_ODR_HIGH(GPIOG_PIN15))
|
|
#define VAL_GPIOG_AFRL (PIN_AFIO_AF(GPIOG_ZIO_D65, 0) | \
|
|
PIN_AFIO_AF(GPIOG_ZIO_D64, 0) | \
|
|
PIN_AFIO_AF(GPIOG_ZIO_D49, 0) | \
|
|
PIN_AFIO_AF(GPIOG_ZIO_D50, 0) | \
|
|
PIN_AFIO_AF(GPIOG_PIN4, 0) | \
|
|
PIN_AFIO_AF(GPIOG_PIN5, 0) | \
|
|
PIN_AFIO_AF(GPIOG_USB_GPIO_OUT, 0) | \
|
|
PIN_AFIO_AF(GPIOG_USB_GPIO_IN, 0))
|
|
#define VAL_GPIOG_AFRH (PIN_AFIO_AF(GPIOG_PIN8, 0) | \
|
|
PIN_AFIO_AF(GPIOG_ARD_D0, 8) | \
|
|
PIN_AFIO_AF(GPIOG_PIN10, 0) | \
|
|
PIN_AFIO_AF(GPIOG_PIN11, 0) | \
|
|
PIN_AFIO_AF(GPIOG_PIN12, 0) | \
|
|
PIN_AFIO_AF(GPIOG_PIN13, 0) | \
|
|
PIN_AFIO_AF(GPIOG_ARD_D1, 8) | \
|
|
PIN_AFIO_AF(GPIOG_PIN15, 0))
|
|
|
|
/*
|
|
* GPIOH setup:
|
|
*
|
|
* PH0 - OSC_IN (input floating).
|
|
* PH1 - OSC_OUT (input floating).
|
|
* PH2 - PIN2 (input floating).
|
|
* PH3 - PIN3 (input floating).
|
|
* PH4 - PIN4 (input floating).
|
|
* PH5 - PIN5 (input floating).
|
|
* PH6 - PIN6 (input floating).
|
|
* PH7 - PIN7 (input floating).
|
|
* PH8 - PIN8 (input floating).
|
|
* PH9 - PIN9 (input floating).
|
|
* PH10 - PIN10 (input floating).
|
|
* PH11 - PIN11 (input floating).
|
|
* PH12 - PIN12 (input floating).
|
|
* PH13 - PIN13 (input floating).
|
|
* PH14 - PIN14 (input floating).
|
|
* PH15 - PIN15 (input floating).
|
|
*/
|
|
#define VAL_GPIOH_MODER (PIN_MODE_INPUT(GPIOH_OSC_IN) | \
|
|
PIN_MODE_INPUT(GPIOH_OSC_OUT) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN2) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN3) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN5) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN6) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN7) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN9) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN12) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN13) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN14) | \
|
|
PIN_MODE_INPUT(GPIOH_PIN15))
|
|
#define VAL_GPIOH_OTYPER (PIN_OTYPE_PUSHPULL(GPIOH_OSC_IN) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_OSC_OUT) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN9) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN13) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN14) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOH_PIN15))
|
|
#define VAL_GPIOH_OSPEEDR (PIN_OSPEED_HIGH(GPIOH_OSC_IN) | \
|
|
PIN_OSPEED_HIGH(GPIOH_OSC_OUT) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN6) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN7) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN9) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN12) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN13) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN14) | \
|
|
PIN_OSPEED_VERYLOW(GPIOH_PIN15))
|
|
#define VAL_GPIOH_PUPDR (PIN_PUPDR_FLOATING(GPIOH_OSC_IN) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_OSC_OUT) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN2) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN3) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN4) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN5) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN6) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN7) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN8) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN9) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN10) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN11) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN12) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN13) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN14) | \
|
|
PIN_PUPDR_FLOATING(GPIOH_PIN15))
|
|
#define VAL_GPIOH_ODR (PIN_ODR_HIGH(GPIOH_OSC_IN) | \
|
|
PIN_ODR_HIGH(GPIOH_OSC_OUT) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN7) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN9) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN13) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN14) | \
|
|
PIN_ODR_HIGH(GPIOH_PIN15))
|
|
#define VAL_GPIOH_AFRL (PIN_AFIO_AF(GPIOH_OSC_IN, 0) | \
|
|
PIN_AFIO_AF(GPIOH_OSC_OUT, 0) | \
|
|
PIN_AFIO_AF(GPIOH_PIN2, 0) | \
|
|
PIN_AFIO_AF(GPIOH_PIN3, 0) | \
|
|
PIN_AFIO_AF(GPIOH_PIN4, 0) | \
|
|
PIN_AFIO_AF(GPIOH_PIN5, 0) | \
|
|
PIN_AFIO_AF(GPIOH_PIN6, 0) | \
|
|
PIN_AFIO_AF(GPIOH_PIN7, 0))
|
|
#define VAL_GPIOH_AFRH (PIN_AFIO_AF(GPIOH_PIN8, 0) | \
|
|
PIN_AFIO_AF(GPIOH_PIN9, 0) | \
|
|
PIN_AFIO_AF(GPIOH_PIN10, 0) | \
|
|
PIN_AFIO_AF(GPIOH_PIN11, 0) | \
|
|
PIN_AFIO_AF(GPIOH_PIN12, 0) | \
|
|
PIN_AFIO_AF(GPIOH_PIN13, 0) | \
|
|
PIN_AFIO_AF(GPIOH_PIN14, 0) | \
|
|
PIN_AFIO_AF(GPIOH_PIN15, 0))
|
|
|
|
/*
|
|
* GPIOI setup:
|
|
*
|
|
* PI0 - PIN0 (input floating).
|
|
* PI1 - PIN1 (input floating).
|
|
* PI2 - PIN2 (input floating).
|
|
* PI3 - PIN3 (input floating).
|
|
* PI4 - PIN4 (input floating).
|
|
* PI5 - PIN5 (input floating).
|
|
* PI6 - PIN6 (input floating).
|
|
* PI7 - PIN7 (input floating).
|
|
* PI8 - PIN8 (input floating).
|
|
* PI9 - PIN9 (input floating).
|
|
* PI10 - PIN10 (input floating).
|
|
* PI11 - PIN11 (input floating).
|
|
* PI12 - PIN12 (input floating).
|
|
* PI13 - PIN13 (input floating).
|
|
* PI14 - PIN14 (input floating).
|
|
* PI15 - PIN15 (input floating).
|
|
*/
|
|
#define VAL_GPIOI_MODER (PIN_MODE_INPUT(GPIOI_PIN0) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN1) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN2) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN3) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN5) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN6) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN7) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN9) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN12) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN13) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN14) | \
|
|
PIN_MODE_INPUT(GPIOI_PIN15))
|
|
#define VAL_GPIOI_OTYPER (PIN_OTYPE_PUSHPULL(GPIOI_PIN0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN9) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN13) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN14) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOI_PIN15))
|
|
#define VAL_GPIOI_OSPEEDR (PIN_OSPEED_VERYLOW(GPIOI_PIN0) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN6) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN7) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN9) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN12) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN13) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN14) | \
|
|
PIN_OSPEED_VERYLOW(GPIOI_PIN15))
|
|
#define VAL_GPIOI_PUPDR (PIN_PUPDR_FLOATING(GPIOI_PIN0) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN1) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN2) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN3) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN4) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN5) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN6) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN7) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN8) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN9) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN10) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN11) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN12) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN13) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN14) | \
|
|
PIN_PUPDR_FLOATING(GPIOI_PIN15))
|
|
#define VAL_GPIOI_ODR (PIN_ODR_HIGH(GPIOI_PIN0) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN1) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN7) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN9) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN13) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN14) | \
|
|
PIN_ODR_HIGH(GPIOI_PIN15))
|
|
#define VAL_GPIOI_AFRL (PIN_AFIO_AF(GPIOI_PIN0, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN1, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN2, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN3, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN4, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN5, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN6, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN7, 0))
|
|
#define VAL_GPIOI_AFRH (PIN_AFIO_AF(GPIOI_PIN8, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN9, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN10, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN11, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN12, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN13, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN14, 0) | \
|
|
PIN_AFIO_AF(GPIOI_PIN15, 0))
|
|
|
|
/*
|
|
* GPIOJ setup:
|
|
*
|
|
* PJ0 - PIN0 (input floating).
|
|
* PJ1 - PIN1 (input floating).
|
|
* PJ2 - PIN2 (input floating).
|
|
* PJ3 - PIN3 (input floating).
|
|
* PJ4 - PIN4 (input floating).
|
|
* PJ5 - PIN5 (input floating).
|
|
* PJ6 - PIN6 (input floating).
|
|
* PJ7 - PIN7 (input floating).
|
|
* PJ8 - PIN8 (input floating).
|
|
* PJ9 - PIN9 (input floating).
|
|
* PJ10 - PIN10 (input floating).
|
|
* PJ11 - PIN11 (input floating).
|
|
* PJ12 - PIN12 (input floating).
|
|
* PJ13 - PIN13 (input floating).
|
|
* PJ14 - PIN14 (input floating).
|
|
* PJ15 - PIN15 (input floating).
|
|
*/
|
|
#define VAL_GPIOJ_MODER (PIN_MODE_INPUT(GPIOJ_PIN0) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN1) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN2) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN3) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN5) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN6) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN7) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN9) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN12) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN13) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN14) | \
|
|
PIN_MODE_INPUT(GPIOJ_PIN15))
|
|
#define VAL_GPIOJ_OTYPER (PIN_OTYPE_PUSHPULL(GPIOJ_PIN0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN9) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN13) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN14) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOJ_PIN15))
|
|
#define VAL_GPIOJ_OSPEEDR (PIN_OSPEED_VERYLOW(GPIOJ_PIN0) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN6) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN7) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN9) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN12) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN13) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN14) | \
|
|
PIN_OSPEED_VERYLOW(GPIOJ_PIN15))
|
|
#define VAL_GPIOJ_PUPDR (PIN_PUPDR_FLOATING(GPIOJ_PIN0) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN1) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN2) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN3) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN4) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN5) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN6) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN7) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN8) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN9) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN10) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN11) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN12) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN13) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN14) | \
|
|
PIN_PUPDR_FLOATING(GPIOJ_PIN15))
|
|
#define VAL_GPIOJ_ODR (PIN_ODR_HIGH(GPIOJ_PIN0) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN1) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN7) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN9) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN13) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN14) | \
|
|
PIN_ODR_HIGH(GPIOJ_PIN15))
|
|
#define VAL_GPIOJ_AFRL (PIN_AFIO_AF(GPIOJ_PIN0, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN1, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN2, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN3, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN4, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN5, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN6, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN7, 0))
|
|
#define VAL_GPIOJ_AFRH (PIN_AFIO_AF(GPIOJ_PIN8, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN9, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN10, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN11, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN12, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN13, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN14, 0) | \
|
|
PIN_AFIO_AF(GPIOJ_PIN15, 0))
|
|
|
|
/*
|
|
* GPIOK setup:
|
|
*
|
|
* PK0 - PIN0 (input floating).
|
|
* PK1 - PIN1 (input floating).
|
|
* PK2 - PIN2 (input floating).
|
|
* PK3 - PIN3 (input floating).
|
|
* PK4 - PIN4 (input floating).
|
|
* PK5 - PIN5 (input floating).
|
|
* PK6 - PIN6 (input floating).
|
|
* PK7 - PIN7 (input floating).
|
|
* PK8 - PIN8 (input floating).
|
|
* PK9 - PIN9 (input floating).
|
|
* PK10 - PIN10 (input floating).
|
|
* PK11 - PIN11 (input floating).
|
|
* PK12 - PIN12 (input floating).
|
|
* PK13 - PIN13 (input floating).
|
|
* PK14 - PIN14 (input floating).
|
|
* PK15 - PIN15 (input floating).
|
|
*/
|
|
#define VAL_GPIOK_MODER (PIN_MODE_INPUT(GPIOK_PIN0) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN1) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN2) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN3) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN4) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN5) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN6) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN7) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN8) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN9) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN10) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN11) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN12) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN13) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN14) | \
|
|
PIN_MODE_INPUT(GPIOK_PIN15))
|
|
#define VAL_GPIOK_OTYPER (PIN_OTYPE_PUSHPULL(GPIOK_PIN0) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN1) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN2) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN3) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN4) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN5) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN6) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN7) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN8) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN9) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN10) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN11) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN12) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN13) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN14) | \
|
|
PIN_OTYPE_PUSHPULL(GPIOK_PIN15))
|
|
#define VAL_GPIOK_OSPEEDR (PIN_OSPEED_VERYLOW(GPIOK_PIN0) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN1) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN2) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN3) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN4) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN5) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN6) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN7) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN8) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN9) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN10) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN11) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN12) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN13) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN14) | \
|
|
PIN_OSPEED_VERYLOW(GPIOK_PIN15))
|
|
#define VAL_GPIOK_PUPDR (PIN_PUPDR_FLOATING(GPIOK_PIN0) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN1) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN2) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN3) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN4) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN5) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN6) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN7) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN8) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN9) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN10) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN11) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN12) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN13) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN14) | \
|
|
PIN_PUPDR_FLOATING(GPIOK_PIN15))
|
|
#define VAL_GPIOK_ODR (PIN_ODR_HIGH(GPIOK_PIN0) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN1) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN2) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN3) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN4) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN5) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN6) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN7) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN8) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN9) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN10) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN11) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN12) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN13) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN14) | \
|
|
PIN_ODR_HIGH(GPIOK_PIN15))
|
|
#define VAL_GPIOK_AFRL (PIN_AFIO_AF(GPIOK_PIN0, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN1, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN2, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN3, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN4, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN5, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN6, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN7, 0))
|
|
#define VAL_GPIOK_AFRH (PIN_AFIO_AF(GPIOK_PIN8, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN9, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN10, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN11, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN12, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN13, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN14, 0) | \
|
|
PIN_AFIO_AF(GPIOK_PIN15, 0))
|
|
|
|
|
|
#if !defined(_FROM_ASM_)
|
|
#ifdef __cplusplus
|
|
extern "C" {
|
|
#endif
|
|
void boardInit(void);
|
|
#ifdef __cplusplus
|
|
}
|
|
#endif
|
|
#endif /* _FROM_ASM_ */
|
|
|
|
#endif /* _BOARD_H_ */
|