2013-08-20 10:18:03 +00:00
|
|
|
/*
|
2015-01-11 13:56:55 +00:00
|
|
|
ChibiOS - Copyright (C) 2006..2015 Giovanni Di Sirio
|
2013-08-20 10:18:03 +00:00
|
|
|
|
|
|
|
Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
you may not use this file except in compliance with the License.
|
|
|
|
You may obtain a copy of the License at
|
|
|
|
|
|
|
|
http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
|
|
|
|
Unless required by applicable law or agreed to in writing, software
|
|
|
|
distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
See the License for the specific language governing permissions and
|
|
|
|
limitations under the License.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file STM32F0xx/hal_lld.c
|
|
|
|
* @brief STM32F0xx HAL subsystem low level driver source.
|
|
|
|
*
|
|
|
|
* @addtogroup HAL
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "hal.h"
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver local definitions. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver exported variables. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
2015-03-23 15:06:04 +00:00
|
|
|
/**
|
|
|
|
* @brief CMSIS system core clock variable.
|
|
|
|
* @note It is declared in system_stm32f0xx.h.
|
|
|
|
*/
|
2015-11-12 15:13:56 +00:00
|
|
|
uint32_t SystemCoreClock = STM32_HCLK;
|
2015-03-23 15:06:04 +00:00
|
|
|
|
2013-08-20 10:18:03 +00:00
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver local variables and types. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver local functions. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Initializes the backup domain.
|
|
|
|
* @note WARNING! Changing clock source impossible without resetting
|
|
|
|
* of the whole BKP domain.
|
|
|
|
*/
|
|
|
|
static void hal_lld_backup_domain_init(void) {
|
|
|
|
|
|
|
|
/* Backup domain access enabled and left open.*/
|
|
|
|
PWR->CR |= PWR_CR_DBP;
|
|
|
|
|
|
|
|
/* Reset BKP domain if different clock source selected.*/
|
|
|
|
if ((RCC->BDCR & STM32_RTCSEL_MASK) != STM32_RTCSEL){
|
|
|
|
/* Backup domain reset.*/
|
|
|
|
RCC->BDCR = RCC_BDCR_BDRST;
|
|
|
|
RCC->BDCR = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* If enabled then the LSE is started.*/
|
|
|
|
#if STM32_LSE_ENABLED
|
|
|
|
#if defined(STM32_LSE_BYPASS)
|
|
|
|
/* LSE Bypass.*/
|
2013-11-11 12:14:43 +00:00
|
|
|
RCC->BDCR |= STM32_LSEDRV | RCC_BDCR_LSEON | RCC_BDCR_LSEBYP;
|
2013-08-20 10:18:03 +00:00
|
|
|
#else
|
|
|
|
/* No LSE Bypass.*/
|
2013-11-11 12:14:43 +00:00
|
|
|
RCC->BDCR |= STM32_LSEDRV | RCC_BDCR_LSEON;
|
2013-08-20 10:18:03 +00:00
|
|
|
#endif
|
|
|
|
while ((RCC->BDCR & RCC_BDCR_LSERDY) == 0)
|
|
|
|
; /* Waits until LSE is stable. */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_RTCSEL != STM32_RTCSEL_NOCLOCK
|
|
|
|
/* If the backup domain hasn't been initialized yet then proceed with
|
|
|
|
initialization.*/
|
|
|
|
if ((RCC->BDCR & RCC_BDCR_RTCEN) == 0) {
|
|
|
|
/* Selects clock source.*/
|
|
|
|
RCC->BDCR |= STM32_RTCSEL;
|
|
|
|
|
|
|
|
/* RTC clock enabled.*/
|
|
|
|
RCC->BDCR |= RCC_BDCR_RTCEN;
|
|
|
|
}
|
|
|
|
#endif /* STM32_RTCSEL != STM32_RTCSEL_NOCLOCK */
|
|
|
|
}
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver interrupt handlers. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
2015-10-22 10:00:10 +00:00
|
|
|
#if defined(STM32_DMA_REQUIRED) || defined(__DOXYGEN__)
|
|
|
|
#if defined(STM32_DMA1_CH23_HANDLER) || defined(__DOXYGEN__)
|
|
|
|
/**
|
|
|
|
* @brief DMA1 streams 2 and 3 shared ISR.
|
|
|
|
* @note It is declared here because this device has a non-standard
|
|
|
|
* DMA shared IRQ handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
OSAL_IRQ_HANDLER(STM32_DMA1_CH23_HANDLER) {
|
|
|
|
|
|
|
|
OSAL_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
/* Check on channel 2.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA1_STREAM2);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
/* Check on channel 3.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA1_STREAM3);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
OSAL_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
#endif /* defined(STM32_DMA1_CH23_HANDLER) */
|
|
|
|
|
|
|
|
#if defined(STM32_DMA1_CH4567_HANDLER) || defined(__DOXYGEN__)
|
|
|
|
/**
|
|
|
|
* @brief DMA1 streams 4, 5, 6 and 7 shared ISR.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
OSAL_IRQ_HANDLER(STM32_DMA1_CH4567_HANDLER) {
|
|
|
|
|
|
|
|
OSAL_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
/* Check on channel 4.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA1_STREAM4);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
/* Check on channel 5.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA1_STREAM5);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
#if STM32_DMA1_NUM_CHANNELS > 5
|
|
|
|
/* Check on channel 6.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA1_STREAM6);
|
2015-10-22 10:00:10 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_DMA1_NUM_CHANNELS > 6
|
|
|
|
/* Check on channel 7.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA1_STREAM7);
|
2015-10-22 10:00:10 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
OSAL_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
#endif /* defined(STM32_DMA1_CH4567_HANDLER) */
|
|
|
|
|
|
|
|
#if defined(STM32_DMA12_CH23_CH12_HANDLER) || defined(__DOXYGEN__)
|
|
|
|
/**
|
|
|
|
* @brief DMA1 streams 2 and 3, DMA2 streams 1 and 1 shared ISR.
|
|
|
|
* @note It is declared here because this device has a non-standard
|
|
|
|
* DMA shared IRQ handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
OSAL_IRQ_HANDLER(STM32_DMA12_CH23_CH12_HANDLER) {
|
|
|
|
|
|
|
|
OSAL_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
/* Check on channel 2 of DMA1.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA1_STREAM2);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
/* Check on channel 3 of DMA1.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA1_STREAM3);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
/* Check on channel 1 of DMA2.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA2_STREAM1);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
/* Check on channel 2 of DMA2.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA2_STREAM2);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
OSAL_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
#endif /* defined(STM32_DMA12_CH23_CH12_HANDLER) */
|
|
|
|
|
|
|
|
#if defined(STM32_DMA12_CH4567_CH345_HANDLER) || defined(__DOXYGEN__)
|
|
|
|
/**
|
|
|
|
* @brief DMA1 streams 4, 5, 6 and 7, DMA2 streams 3, 4 and 5 shared ISR.
|
|
|
|
* @note It is declared here because this device has a non-standard
|
|
|
|
* DMA shared IRQ handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
OSAL_IRQ_HANDLER(STM32_DMA12_CH4567_CH345_HANDLER) {
|
|
|
|
|
|
|
|
OSAL_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
/* Check on channel 4 of DMA1.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA1_STREAM4);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
/* Check on channel 5 of DMA1.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA1_STREAM5);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
/* Check on channel 6 of DMA1.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA1_STREAM6);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
/* Check on channel 7 of DMA1.*/
|
2015-10-27 14:37:52 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA1_STREAM7);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
/* Check on channel 3 of DMA2.*/
|
2015-10-28 08:23:59 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA2_STREAM3);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
/* Check on channel 4 of DMA2.*/
|
2015-10-28 08:23:59 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA2_STREAM4);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
/* Check on channel 5 of DMA2.*/
|
2015-10-28 08:23:59 +00:00
|
|
|
dmaServeInterrupt(STM32_DMA2_STREAM5);
|
2015-10-22 10:00:10 +00:00
|
|
|
|
|
|
|
OSAL_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
#endif /* defined(STM32_DMA12_CH4567_CH345_HANDLER) */
|
|
|
|
#endif /* defined(STM32_DMA_REQUIRED) */
|
|
|
|
|
2013-08-20 10:18:03 +00:00
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver exported functions. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Low level HAL driver initialization.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
void hal_lld_init(void) {
|
|
|
|
|
|
|
|
/* Reset of all peripherals.*/
|
2014-09-01 09:03:30 +00:00
|
|
|
rccResetAHB(0xFFFFFFFF);
|
2013-08-20 10:18:03 +00:00
|
|
|
rccResetAPB1(0xFFFFFFFF);
|
|
|
|
rccResetAPB2(~RCC_APB2RSTR_DBGMCURST);
|
|
|
|
|
|
|
|
/* PWR clock enabled.*/
|
|
|
|
rccEnablePWRInterface(FALSE);
|
|
|
|
|
|
|
|
/* Initializes the backup domain.*/
|
|
|
|
hal_lld_backup_domain_init();
|
|
|
|
|
|
|
|
#if defined(STM32_DMA_REQUIRED)
|
|
|
|
dmaInit();
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Programmable voltage detector enable.*/
|
|
|
|
#if STM32_PVD_ENABLE
|
|
|
|
PWR->CR |= PWR_CR_PVDE | (STM32_PLS & STM32_PLS_MASK);
|
|
|
|
#endif /* STM32_PVD_ENABLE */
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief STM32 clocks and PLL initialization.
|
|
|
|
* @note All the involved constants come from the file @p board.h.
|
|
|
|
* @note This function should be invoked just after the system reset.
|
|
|
|
*
|
|
|
|
* @special
|
|
|
|
*/
|
|
|
|
void stm32_clock_init(void) {
|
|
|
|
|
|
|
|
#if !STM32_NO_INIT
|
|
|
|
/* HSI setup, it enforces the reset situation in order to handle possible
|
|
|
|
problems with JTAG probes and re-initializations.*/
|
|
|
|
RCC->CR |= RCC_CR_HSION; /* Make sure HSI is ON. */
|
|
|
|
while (!(RCC->CR & RCC_CR_HSIRDY))
|
|
|
|
; /* Wait until HSI is stable. */
|
2014-11-29 09:47:15 +00:00
|
|
|
|
|
|
|
/* HSI is selected as new source without touching the other fields in
|
|
|
|
CFGR. Clearing the register has to be postponed after HSI is the
|
|
|
|
new source.*/
|
|
|
|
RCC->CFGR &= ~RCC_CFGR_SW; /* Reset SW */
|
|
|
|
RCC->CFGR |= RCC_CFGR_SWS_HSI; /* Select HSI as internal*/
|
|
|
|
while ((RCC->CFGR & RCC_CFGR_SWS) != RCC_CFGR_SWS_HSI)
|
|
|
|
; /* Wait until HSI is selected. */
|
|
|
|
|
|
|
|
/* Registers finally cleared to reset values.*/
|
2013-08-20 10:18:03 +00:00
|
|
|
RCC->CR &= RCC_CR_HSITRIM | RCC_CR_HSION; /* CR Reset value. */
|
|
|
|
RCC->CFGR = 0; /* CFGR reset value. */
|
|
|
|
|
|
|
|
#if STM32_HSE_ENABLED
|
|
|
|
/* HSE activation.*/
|
|
|
|
#if defined(STM32_HSE_BYPASS)
|
|
|
|
/* HSE Bypass.*/
|
2015-11-21 15:18:41 +00:00
|
|
|
RCC->CR |= RCC_CR_HSEON | RCC_CR_HSEBYP;
|
2013-08-20 10:18:03 +00:00
|
|
|
#else
|
|
|
|
/* No HSE Bypass.*/
|
|
|
|
RCC->CR |= RCC_CR_HSEON;
|
|
|
|
#endif
|
|
|
|
while (!(RCC->CR & RCC_CR_HSERDY))
|
|
|
|
; /* Waits until HSE is stable. */
|
|
|
|
#endif
|
|
|
|
|
2014-11-16 10:24:00 +00:00
|
|
|
#if STM32_HSI14_ENABLED
|
2013-08-20 10:18:03 +00:00
|
|
|
/* HSI14 activation.*/
|
|
|
|
RCC->CR2 |= RCC_CR2_HSI14ON;
|
|
|
|
while (!(RCC->CR2 & RCC_CR2_HSI14RDY))
|
|
|
|
; /* Waits until HSI14 is stable. */
|
|
|
|
#endif
|
|
|
|
|
2014-11-16 10:27:27 +00:00
|
|
|
#if STM32_HSI48_ENABLED
|
|
|
|
/* HSI48 activation.*/
|
|
|
|
RCC->CR2 |= RCC_CR2_HSI48ON;
|
|
|
|
while (!(RCC->CR2 & RCC_CR2_HSI48RDY))
|
|
|
|
; /* Waits until HSI48 is stable. */
|
|
|
|
#endif
|
|
|
|
|
2013-08-20 10:18:03 +00:00
|
|
|
#if STM32_LSI_ENABLED
|
|
|
|
/* LSI activation.*/
|
|
|
|
RCC->CSR |= RCC_CSR_LSION;
|
|
|
|
while ((RCC->CSR & RCC_CSR_LSIRDY) == 0)
|
|
|
|
; /* Waits until LSI is stable. */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Clock settings.*/
|
2015-10-30 10:18:03 +00:00
|
|
|
RCC->CFGR = STM32_PLLNODIV | STM32_MCOPRE | STM32_MCOSEL | STM32_PLLMUL |
|
|
|
|
STM32_PLLSRC | STM32_PPRE | STM32_HPRE;
|
2013-08-20 10:18:03 +00:00
|
|
|
RCC->CFGR2 = STM32_PREDIV;
|
2015-08-07 09:34:04 +00:00
|
|
|
#if STM32_CECSW == STM32_CECSW_OFF
|
|
|
|
RCC->CFGR3 = STM32_USBSW | STM32_I2C1SW | STM32_USART1SW;
|
|
|
|
#else
|
|
|
|
RCC->CFGR3 = STM32_USBSW | STM32_CECSW | STM32_I2C1SW | STM32_USART1SW;
|
|
|
|
#endif
|
2013-08-20 10:18:03 +00:00
|
|
|
|
|
|
|
#if STM32_ACTIVATE_PLL
|
|
|
|
/* PLL activation.*/
|
|
|
|
RCC->CR |= RCC_CR_PLLON;
|
|
|
|
while (!(RCC->CR & RCC_CR_PLLRDY))
|
|
|
|
; /* Waits until PLL is stable. */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Flash setup and final clock selection. */
|
|
|
|
FLASH->ACR = STM32_FLASHBITS;
|
|
|
|
|
|
|
|
/* Switching to the configured clock source if it is different from HSI.*/
|
|
|
|
#if (STM32_SW != STM32_SW_HSI)
|
|
|
|
/* Switches clock source.*/
|
|
|
|
RCC->CFGR |= STM32_SW;
|
|
|
|
while ((RCC->CFGR & RCC_CFGR_SWS) != (STM32_SW << 2))
|
|
|
|
; /* Waits selection complete. */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* SYSCFG clock enabled here because it is a multi-functional unit shared
|
|
|
|
among multiple drivers.*/
|
|
|
|
rccEnableAPB2(RCC_APB2ENR_SYSCFGEN, TRUE);
|
|
|
|
#endif /* !STM32_NO_INIT */
|
|
|
|
}
|
|
|
|
|
|
|
|
/** @} */
|