2013-08-04 13:38:53 +00:00
|
|
|
/*
|
2015-01-11 13:56:55 +00:00
|
|
|
ChibiOS - Copyright (C) 2006..2015 Giovanni Di Sirio
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
you may not use this file except in compliance with the License.
|
|
|
|
You may obtain a copy of the License at
|
|
|
|
|
|
|
|
http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
|
|
|
|
Unless required by applicable law or agreed to in writing, software
|
|
|
|
distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
See the License for the specific language governing permissions and
|
|
|
|
limitations under the License.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file STM32/USARTv2/uart_lld.h
|
|
|
|
* @brief STM32 low level UART driver header.
|
|
|
|
*
|
|
|
|
* @addtogroup UART
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _UART_LLD_H_
|
|
|
|
#define _UART_LLD_H_
|
|
|
|
|
|
|
|
#if HAL_USE_UART || defined(__DOXYGEN__)
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver constants. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver pre-compile time settings. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @name Configuration options
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
/**
|
|
|
|
* @brief UART driver on USART1 enable switch.
|
|
|
|
* @details If set to @p TRUE the support for USART1 is included.
|
|
|
|
* @note The default is @p FALSE.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USE_USART1) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USE_USART1 FALSE
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART driver on USART2 enable switch.
|
|
|
|
* @details If set to @p TRUE the support for USART2 is included.
|
|
|
|
* @note The default is @p FALSE.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USE_USART2) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USE_USART2 FALSE
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART driver on USART3 enable switch.
|
|
|
|
* @details If set to @p TRUE the support for USART3 is included.
|
|
|
|
* @note The default is @p FALSE.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USE_USART3) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USE_USART3 FALSE
|
|
|
|
#endif
|
|
|
|
|
2015-08-04 12:49:40 +00:00
|
|
|
/**
|
|
|
|
* @brief UART driver on UART4 enable switch.
|
|
|
|
* @details If set to @p TRUE the support for UART4 is included.
|
|
|
|
* @note The default is @p FALSE.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USE_UART4) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USE_UART4 FALSE
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART driver on UART5 enable switch.
|
|
|
|
* @details If set to @p TRUE the support for UART5 is included.
|
|
|
|
* @note The default is @p FALSE.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USE_UART5) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USE_UART5 FALSE
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART driver on USART6 enable switch.
|
|
|
|
* @details If set to @p TRUE the support for USART6 is included.
|
|
|
|
* @note The default is @p FALSE.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USE_USART6) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USE_USART6 FALSE
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART driver on UART7 enable switch.
|
|
|
|
* @details If set to @p TRUE the support for UART7 is included.
|
|
|
|
* @note The default is @p FALSE.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USE_UART7) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USE_UART7 FALSE
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART driver on UART8 enable switch.
|
|
|
|
* @details If set to @p TRUE the support for UART8 is included.
|
|
|
|
* @note The default is @p FALSE.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USE_UART8) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USE_UART8 FALSE
|
|
|
|
#endif
|
|
|
|
|
2013-08-04 13:38:53 +00:00
|
|
|
/**
|
|
|
|
* @brief USART1 interrupt priority level setting.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USART1_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USART1_IRQ_PRIORITY 12
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief USART2 interrupt priority level setting.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USART2_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USART2_IRQ_PRIORITY 12
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief USART3 interrupt priority level setting.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USART3_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USART3_IRQ_PRIORITY 12
|
|
|
|
#endif
|
|
|
|
|
2015-08-04 12:49:40 +00:00
|
|
|
/**
|
|
|
|
* @brief UART4 interrupt priority level setting.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_UART4_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_UART4_IRQ_PRIORITY 12
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART5 interrupt priority level setting.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_UART5_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_UART5_IRQ_PRIORITY 12
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief USART6 interrupt priority level setting.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USART6_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USART6_IRQ_PRIORITY 12
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART7 interrupt priority level setting.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_UART7_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_UART7_IRQ_PRIORITY 12
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART8 interrupt priority level setting.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_UART8_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_UART8_IRQ_PRIORITY 12
|
|
|
|
#endif
|
|
|
|
|
2013-08-04 13:38:53 +00:00
|
|
|
/**
|
|
|
|
* @brief USART1 DMA priority (0..3|lowest..highest).
|
|
|
|
* @note The priority level is used for both the TX and RX DMA channels but
|
|
|
|
* because of the channels ordering the RX channel has always priority
|
|
|
|
* over the TX channel.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USART1_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USART1_DMA_PRIORITY 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief USART2 DMA priority (0..3|lowest..highest).
|
|
|
|
* @note The priority level is used for both the TX and RX DMA channels but
|
|
|
|
* because of the channels ordering the RX channel has always priority
|
|
|
|
* over the TX channel.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USART2_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USART2_DMA_PRIORITY 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief USART3 DMA priority (0..3|lowest..highest).
|
|
|
|
* @note The priority level is used for both the TX and RX DMA channels but
|
|
|
|
* because of the channels ordering the RX channel has always priority
|
|
|
|
* over the TX channel.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USART3_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USART3_DMA_PRIORITY 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief UART4 DMA priority (0..3|lowest..highest).
|
|
|
|
* @note The priority level is used for both the TX and RX DMA channels but
|
|
|
|
* because of the channels ordering the RX channel has always priority
|
|
|
|
* over the TX channel.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_UART4_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_UART4_DMA_PRIORITY 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART5 DMA priority (0..3|lowest..highest).
|
|
|
|
* @note The priority level is used for both the TX and RX DMA channels but
|
|
|
|
* because of the channels ordering the RX channel has always priority
|
|
|
|
* over the TX channel.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_UART5_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_UART5_DMA_PRIORITY 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief USART6 DMA priority (0..3|lowest..highest).
|
|
|
|
* @note The priority level is used for both the TX and RX DMA channels but
|
|
|
|
* because of the channels ordering the RX channel has always priority
|
|
|
|
* over the TX channel.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_USART6_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_USART6_DMA_PRIORITY 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART7 DMA priority (0..3|lowest..highest).
|
|
|
|
* @note The priority level is used for both the TX and RX DMA channels but
|
|
|
|
* because of the channels ordering the RX channel has always priority
|
|
|
|
* over the TX channel.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_UART7_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_UART7_DMA_PRIORITY 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART8 DMA priority (0..3|lowest..highest).
|
|
|
|
* @note The priority level is used for both the TX and RX DMA channels but
|
|
|
|
* because of the channels ordering the RX channel has always priority
|
|
|
|
* over the TX channel.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_UART8_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_UART_UART8_DMA_PRIORITY 0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART DMA error hook.
|
2013-08-04 13:38:53 +00:00
|
|
|
* @note The default action for DMA errors is a system halt because DMA
|
|
|
|
* error can only happen because programming errors.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_UART_DMA_ERROR_HOOK) || defined(__DOXYGEN__)
|
2013-08-17 11:52:50 +00:00
|
|
|
#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Derived constants and error checks. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART1 && !STM32_HAS_USART1
|
|
|
|
#error "USART1 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART2 && !STM32_HAS_USART2
|
|
|
|
#error "USART2 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART3 && !STM32_HAS_USART3
|
|
|
|
#error "USART3 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
2015-08-04 12:49:40 +00:00
|
|
|
#if STM32_UART_USE_UART4 && !STM32_HAS_UART4
|
|
|
|
#error "UART4 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART5 && !STM32_HAS_UART5
|
|
|
|
#error "UART5 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART7 && !STM32_HAS_UART7
|
|
|
|
#error "UART7 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART8 && !STM32_HAS_UART8
|
|
|
|
#error "UART8 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
2013-08-04 13:38:53 +00:00
|
|
|
#if !STM32_UART_USE_USART1 && !STM32_UART_USE_USART2 && \
|
2015-08-04 12:49:40 +00:00
|
|
|
!STM32_UART_USE_USART3 && !STM32_UART_USE_UART4 && \
|
|
|
|
!STM32_UART_USE_UART5 && !STM32_UART_USE_USART6 && \
|
|
|
|
!STM32_UART_USE_UART7 && !STM32_UART_USE_UART8
|
2013-08-04 13:38:53 +00:00
|
|
|
#error "UART driver activated but no USART/UART peripheral assigned"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART1 && \
|
2015-03-26 11:32:57 +00:00
|
|
|
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_UART_USART1_IRQ_PRIORITY)
|
2013-08-04 13:38:53 +00:00
|
|
|
#error "Invalid IRQ priority assigned to USART1"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART2 && \
|
2015-03-26 11:32:57 +00:00
|
|
|
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_UART_USART2_IRQ_PRIORITY)
|
2013-08-04 13:38:53 +00:00
|
|
|
#error "Invalid IRQ priority assigned to USART2"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART3 && \
|
2015-03-26 11:32:57 +00:00
|
|
|
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_UART_USART3_IRQ_PRIORITY)
|
2013-08-04 13:38:53 +00:00
|
|
|
#error "Invalid IRQ priority assigned to USART3"
|
|
|
|
#endif
|
|
|
|
|
2015-08-04 12:49:40 +00:00
|
|
|
#if STM32_UART_USE_UART4 && \
|
|
|
|
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_UART_UART4_IRQ_PRIORITY)
|
|
|
|
#error "Invalid IRQ priority assigned to UART4"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART5 && \
|
|
|
|
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_UART_UART5_IRQ_PRIORITY)
|
|
|
|
#error "Invalid IRQ priority assigned to UART5"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART6 && \
|
|
|
|
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_UART_USART6_IRQ_PRIORITY)
|
|
|
|
#error "Invalid IRQ priority assigned to USART6"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART7 && \
|
|
|
|
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_UART_UART7_IRQ_PRIORITY)
|
|
|
|
#error "Invalid IRQ priority assigned to UART7"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART8 && \
|
|
|
|
!OSAL_IRQ_IS_VALID_PRIORITY(STM32_UART_UART8_IRQ_PRIORITY)
|
|
|
|
#error "Invalid IRQ priority assigned to UART8"
|
|
|
|
#endif
|
|
|
|
|
2013-08-04 13:38:53 +00:00
|
|
|
#if STM32_UART_USE_USART1 && \
|
|
|
|
!STM32_DMA_IS_VALID_PRIORITY(STM32_UART_USART1_DMA_PRIORITY)
|
|
|
|
#error "Invalid DMA priority assigned to USART1"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART2 && \
|
|
|
|
!STM32_DMA_IS_VALID_PRIORITY(STM32_UART_USART2_DMA_PRIORITY)
|
|
|
|
#error "Invalid DMA priority assigned to USART2"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART3 && \
|
|
|
|
!STM32_DMA_IS_VALID_PRIORITY(STM32_UART_USART3_DMA_PRIORITY)
|
|
|
|
#error "Invalid DMA priority assigned to USART3"
|
|
|
|
#endif
|
|
|
|
|
2015-08-04 12:49:40 +00:00
|
|
|
#if STM32_UART_USE_UART4 && \
|
|
|
|
!STM32_DMA_IS_VALID_PRIORITY(STM32_UART_UART4_DMA_PRIORITY)
|
|
|
|
#error "Invalid DMA priority assigned to UART4"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART5 && \
|
|
|
|
!STM32_DMA_IS_VALID_PRIORITY(STM32_UART_UART5_DMA_PRIORITY)
|
|
|
|
#error "Invalid DMA priority assigned to UART5"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART6 && \
|
|
|
|
!STM32_DMA_IS_VALID_PRIORITY(STM32_UART_USART6_DMA_PRIORITY)
|
|
|
|
#error "Invalid DMA priority assigned to USART6"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART7 && \
|
|
|
|
!STM32_DMA_IS_VALID_PRIORITY(STM32_UART_UART7_DMA_PRIORITY)
|
|
|
|
#error "Invalid DMA priority assigned to UART7"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART8 && \
|
|
|
|
!STM32_DMA_IS_VALID_PRIORITY(STM32_UART_UART8_DMA_PRIORITY)
|
|
|
|
#error "Invalid DMA priority assigned to UART8"
|
|
|
|
#endif
|
|
|
|
|
2013-08-17 15:32:41 +00:00
|
|
|
/* The following checks are only required when there is a DMA able to
|
|
|
|
reassign streams to different channels.*/
|
|
|
|
#if STM32_ADVANCED_DMA
|
|
|
|
/* Check on the presence of the DMA streams settings in mcuconf.h.*/
|
|
|
|
#if STM32_UART_USE_USART1 && (!defined(STM32_UART_USART1_RX_DMA_STREAM) || \
|
|
|
|
!defined(STM32_UART_USART1_TX_DMA_STREAM))
|
|
|
|
#error "USART1 DMA streams not defined"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART2 && (!defined(STM32_UART_USART2_RX_DMA_STREAM) || \
|
|
|
|
!defined(STM32_UART_USART2_TX_DMA_STREAM))
|
|
|
|
#error "USART2 DMA streams not defined"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART3 && (!defined(STM32_UART_USART3_RX_DMA_STREAM) || \
|
|
|
|
!defined(STM32_UART_USART3_TX_DMA_STREAM))
|
|
|
|
#error "USART3 DMA streams not defined"
|
|
|
|
#endif
|
|
|
|
|
2015-08-04 12:49:40 +00:00
|
|
|
#if STM32_UART_USE_UART4 && (!defined(STM32_UART_UART4_RX_DMA_STREAM) || \
|
|
|
|
!defined(STM32_UART_UART4_TX_DMA_STREAM))
|
|
|
|
#error "UART4 DMA streams not defined"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART5 && (!defined(STM32_UART_UART5_RX_DMA_STREAM) || \
|
|
|
|
!defined(STM32_UART_UART5_TX_DMA_STREAM))
|
|
|
|
#error "UART5 DMA streams not defined"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART6 && (!defined(STM32_UART_USART6_RX_DMA_STREAM) || \
|
|
|
|
!defined(STM32_UART_USART6_TX_DMA_STREAM))
|
|
|
|
#error "USART6 DMA streams not defined"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART7 && (!defined(STM32_UART_UART7_RX_DMA_STREAM) || \
|
|
|
|
!defined(STM32_UART_UART7_TX_DMA_STREAM))
|
|
|
|
#error "UART7 DMA streams not defined"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART8 && (!defined(STM32_UART_UART8_RX_DMA_STREAM) || \
|
|
|
|
!defined(STM32_UART_UART8_TX_DMA_STREAM))
|
|
|
|
#error "UART8 DMA streams not defined"
|
|
|
|
#endif
|
|
|
|
|
2013-08-17 15:32:41 +00:00
|
|
|
/* Check on the validity of the assigned DMA channels.*/
|
2013-08-04 13:38:53 +00:00
|
|
|
#if STM32_UART_USE_USART1 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_USART1_RX_DMA_STREAM, \
|
|
|
|
STM32_USART1_RX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to USART1 RX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART1 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_USART1_TX_DMA_STREAM, \
|
|
|
|
STM32_USART1_TX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to USART1 TX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART2 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_USART2_RX_DMA_STREAM, \
|
|
|
|
STM32_USART2_RX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to USART2 RX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART2 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_USART2_TX_DMA_STREAM, \
|
|
|
|
STM32_USART2_TX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to USART2 TX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART3 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_USART3_RX_DMA_STREAM, \
|
|
|
|
STM32_USART3_RX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to USART3 RX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART3 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_USART3_TX_DMA_STREAM, \
|
|
|
|
STM32_USART3_TX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to USART3 TX"
|
|
|
|
#endif
|
2015-08-04 12:49:40 +00:00
|
|
|
|
|
|
|
#if STM32_UART_USE_UART4 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_UART4_RX_DMA_STREAM, \
|
|
|
|
STM32_UART4_RX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to UART4 RX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART4 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_UART4_TX_DMA_STREAM, \
|
|
|
|
STM32_UART4_TX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to UART4 TX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART5 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_UART5_RX_DMA_STREAM, \
|
|
|
|
STM32_UART5_RX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to UART5 RX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART5 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_UART5_TX_DMA_STREAM, \
|
|
|
|
STM32_UART5_TX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to UART5 TX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART6 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_USART6_RX_DMA_STREAM, \
|
|
|
|
STM32_USART6_RX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to USART6 RX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART6 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_USART6_TX_DMA_STREAM, \
|
|
|
|
STM32_USART6_TX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to USART6 TX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART7 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_UART7_RX_DMA_STREAM, \
|
|
|
|
STM32_UART7_RX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to UART7 RX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART7 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_UART7_TX_DMA_STREAM, \
|
|
|
|
STM32_UART7_TX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to UART7 TX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART8 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_UART8_RX_DMA_STREAM, \
|
|
|
|
STM32_UART8_RX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to UART8 RX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART8 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_UART_UART8_TX_DMA_STREAM, \
|
|
|
|
STM32_UART8_TX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to UART8 TX"
|
|
|
|
#endif
|
2013-08-17 15:32:41 +00:00
|
|
|
#endif /* STM32_ADVANCED_DMA */
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
#if !defined(STM32_DMA_REQUIRED)
|
|
|
|
#define STM32_DMA_REQUIRED
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver data structures and types. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief UART driver condition flags type.
|
|
|
|
*/
|
|
|
|
typedef uint32_t uartflags_t;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Structure representing an UART driver.
|
|
|
|
*/
|
|
|
|
typedef struct UARTDriver UARTDriver;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Generic UART notification callback type.
|
|
|
|
*
|
|
|
|
* @param[in] uartp pointer to the @p UARTDriver object
|
|
|
|
*/
|
|
|
|
typedef void (*uartcb_t)(UARTDriver *uartp);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Character received UART notification callback type.
|
|
|
|
*
|
|
|
|
* @param[in] uartp pointer to the @p UARTDriver object
|
|
|
|
* @param[in] c received character
|
|
|
|
*/
|
|
|
|
typedef void (*uartccb_t)(UARTDriver *uartp, uint16_t c);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Receive error UART notification callback type.
|
|
|
|
*
|
|
|
|
* @param[in] uartp pointer to the @p UARTDriver object
|
|
|
|
* @param[in] e receive error mask
|
|
|
|
*/
|
|
|
|
typedef void (*uartecb_t)(UARTDriver *uartp, uartflags_t e);
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Driver configuration structure.
|
|
|
|
* @note It could be empty on some architectures.
|
|
|
|
*/
|
|
|
|
typedef struct {
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief End of transmission buffer callback.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
uartcb_t txend1_cb;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Physical end of transmission callback.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
uartcb_t txend2_cb;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Receive buffer filled callback.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
uartcb_t rxend_cb;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Character received while out if the @p UART_RECEIVE state.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
uartccb_t rxchar_cb;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Receive error callback.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
uartecb_t rxerr_cb;
|
|
|
|
/* End of the mandatory fields.*/
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Bit rate.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
uint32_t speed;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Initialization value for the CR1 register.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
uint32_t cr1;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Initialization value for the CR2 register.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
uint32_t cr2;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Initialization value for the CR3 register.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
uint32_t cr3;
|
|
|
|
} UARTConfig;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Structure representing an UART driver.
|
|
|
|
*/
|
|
|
|
struct UARTDriver {
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Driver state.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
uartstate_t state;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Transmitter state.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
uarttxstate_t txstate;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Receiver state.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
uartrxstate_t rxstate;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Current configuration data.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
const UARTConfig *config;
|
2016-01-04 15:11:17 +00:00
|
|
|
#if (UART_USE_WAIT == TRUE) || defined(__DOXYGEN__)
|
2015-11-13 12:33:18 +00:00
|
|
|
/**
|
|
|
|
* @brief Synchronization flag for transmit operations.
|
|
|
|
*/
|
|
|
|
bool early;
|
|
|
|
/**
|
|
|
|
* @brief Waiting thread on RX.
|
|
|
|
*/
|
|
|
|
thread_reference_t threadrx;
|
|
|
|
/**
|
|
|
|
* @brief Waiting thread on TX.
|
|
|
|
*/
|
|
|
|
thread_reference_t threadtx;
|
|
|
|
#endif /* UART_USE_WAIT */
|
2016-01-04 15:11:17 +00:00
|
|
|
#if (UART_USE_MUTUAL_EXCLUSION == TRUE) || defined(__DOXYGEN__)
|
2015-11-13 12:33:18 +00:00
|
|
|
/**
|
|
|
|
* @brief Mutex protecting the peripheral.
|
|
|
|
*/
|
|
|
|
mutex_t mutex;
|
|
|
|
#endif /* UART_USE_MUTUAL_EXCLUSION */
|
2013-08-04 13:38:53 +00:00
|
|
|
#if defined(UART_DRIVER_EXT_FIELDS)
|
|
|
|
UART_DRIVER_EXT_FIELDS
|
|
|
|
#endif
|
|
|
|
/* End of the mandatory fields.*/
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Pointer to the USART registers block.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
USART_TypeDef *usart;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Clock frequency for the associated USART/UART.
|
|
|
|
*/
|
|
|
|
uint32_t clock;
|
|
|
|
/**
|
|
|
|
* @brief DMA mode bit mask.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
uint32_t dmamode;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Receive DMA channel.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
const stm32_dma_stream_t *dmarx;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Transmit DMA channel.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
const stm32_dma_stream_t *dmatx;
|
|
|
|
/**
|
2015-08-04 12:49:40 +00:00
|
|
|
* @brief Default receive buffer while into @p UART_RX_IDLE state.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
volatile uint16_t rxbuf;
|
|
|
|
};
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver macros. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* External declarations. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART1 && !defined(__DOXYGEN__)
|
|
|
|
extern UARTDriver UARTD1;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART2 && !defined(__DOXYGEN__)
|
|
|
|
extern UARTDriver UARTD2;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART3 && !defined(__DOXYGEN__)
|
|
|
|
extern UARTDriver UARTD3;
|
|
|
|
#endif
|
|
|
|
|
2015-08-04 12:49:40 +00:00
|
|
|
#if STM32_UART_USE_UART4 && !defined(__DOXYGEN__)
|
|
|
|
extern UARTDriver UARTD4;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART5 && !defined(__DOXYGEN__)
|
|
|
|
extern UARTDriver UARTD5;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_USART6 && !defined(__DOXYGEN__)
|
|
|
|
extern UARTDriver UARTD6;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART7 && !defined(__DOXYGEN__)
|
|
|
|
extern UARTDriver UARTD7;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_UART_USE_UART8 && !defined(__DOXYGEN__)
|
|
|
|
extern UARTDriver UARTD8;
|
|
|
|
#endif
|
|
|
|
|
2013-08-04 13:38:53 +00:00
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
void uart_lld_init(void);
|
|
|
|
void uart_lld_start(UARTDriver *uartp);
|
|
|
|
void uart_lld_stop(UARTDriver *uartp);
|
|
|
|
void uart_lld_start_send(UARTDriver *uartp, size_t n, const void *txbuf);
|
|
|
|
size_t uart_lld_stop_send(UARTDriver *uartp);
|
|
|
|
void uart_lld_start_receive(UARTDriver *uartp, size_t n, void *rxbuf);
|
|
|
|
size_t uart_lld_stop_receive(UARTDriver *uartp);
|
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif /* HAL_USE_UART */
|
|
|
|
|
|
|
|
#endif /* _UART_LLD_H_ */
|
|
|
|
|
|
|
|
/** @} */
|