2013-03-25 10:54:02 +00:00
|
|
|
/*
|
2013-03-30 10:32:37 +00:00
|
|
|
ChibiOS/RT - Copyright (C) 2006-2013 Giovanni Di Sirio
|
2013-03-25 10:54:02 +00:00
|
|
|
|
2013-03-30 10:32:37 +00:00
|
|
|
Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
you may not use this file except in compliance with the License.
|
|
|
|
You may obtain a copy of the License at
|
2013-03-25 10:54:02 +00:00
|
|
|
|
2013-03-30 10:32:37 +00:00
|
|
|
http://www.apache.org/licenses/LICENSE-2.0
|
2013-03-25 10:54:02 +00:00
|
|
|
|
2013-03-30 10:32:37 +00:00
|
|
|
Unless required by applicable law or agreed to in writing, software
|
|
|
|
distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
See the License for the specific language governing permissions and
|
|
|
|
limitations under the License.
|
2013-03-25 10:54:02 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include "ch.h"
|
|
|
|
#include "hal.h"
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Maximum speed SPI configuration (21MHz, CPHA=0, CPOL=0, MSb first).
|
|
|
|
*/
|
|
|
|
static const SPIConfig hs_spicfg = {
|
2013-03-27 11:54:40 +00:00
|
|
|
NULL,
|
|
|
|
0,
|
|
|
|
0,
|
|
|
|
0, /* MCR. */
|
|
|
|
SPC5_CTAR_FMSZ(8) | SPC5_CTAR_PBR_PRE2 | SPC5_CTAR_BR_DIV2, /* CTAR0. */
|
2013-03-29 10:18:38 +00:00
|
|
|
SPC5_PUSHR_CONT | SPC5_PUSHR_PCS(0) /* PUSHR. */
|
2013-03-25 10:54:02 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Low speed SPI configuration (328.125kHz, CPHA=0, CPOL=0, MSb first).
|
|
|
|
*/
|
|
|
|
static const SPIConfig ls_spicfg = {
|
2013-03-27 11:54:40 +00:00
|
|
|
NULL,
|
|
|
|
0,
|
|
|
|
0,
|
|
|
|
0, /* MCR. */
|
|
|
|
SPC5_CTAR_FMSZ(8) | SPC5_CTAR_PBR_PRE2 | SPC5_CTAR_BR_DIV256, /* CTAR0. */
|
2013-03-29 10:18:38 +00:00
|
|
|
SPC5_PUSHR_CONT | SPC5_PUSHR_PCS(0) /* PUSHR. */
|
2013-03-25 10:54:02 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SPI TX and RX buffers.
|
|
|
|
*/
|
|
|
|
static uint8_t txbuf[512];
|
|
|
|
static uint8_t rxbuf[512];
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SPI bus contender 1.
|
|
|
|
*/
|
|
|
|
static WORKING_AREA(spi_thread_1_wa, 256);
|
|
|
|
static msg_t spi_thread_1(void *p) {
|
|
|
|
|
|
|
|
(void)p;
|
|
|
|
chRegSetThreadName("SPI thread 1");
|
|
|
|
while (TRUE) {
|
2013-03-26 15:02:45 +00:00
|
|
|
spiAcquireBus(&SPID2); /* Acquire ownership of the bus. */
|
2013-03-25 10:54:02 +00:00
|
|
|
palSetPad(PORT11, P11_LED1); /* LED ON. */
|
2013-03-26 15:02:45 +00:00
|
|
|
spiStart(&SPID2, &hs_spicfg); /* Setup transfer parameters. */
|
|
|
|
spiSelect(&SPID2); /* Slave Select assertion. */
|
|
|
|
spiExchange(&SPID2, 512,
|
2013-03-25 10:54:02 +00:00
|
|
|
txbuf, rxbuf); /* Atomic transfer operations. */
|
2013-03-26 15:02:45 +00:00
|
|
|
spiUnselect(&SPID2); /* Slave Select de-assertion. */
|
|
|
|
spiReleaseBus(&SPID2); /* Ownership release. */
|
2013-03-25 10:54:02 +00:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SPI bus contender 2.
|
|
|
|
*/
|
|
|
|
static WORKING_AREA(spi_thread_2_wa, 256);
|
|
|
|
static msg_t spi_thread_2(void *p) {
|
|
|
|
|
|
|
|
(void)p;
|
|
|
|
chRegSetThreadName("SPI thread 2");
|
|
|
|
while (TRUE) {
|
2013-03-26 15:02:45 +00:00
|
|
|
spiAcquireBus(&SPID2); /* Acquire ownership of the bus. */
|
2013-03-25 10:54:02 +00:00
|
|
|
palClearPad(PORT11, P11_LED1); /* LED OFF. */
|
2013-03-26 15:02:45 +00:00
|
|
|
spiStart(&SPID2, &ls_spicfg); /* Setup transfer parameters. */
|
|
|
|
spiSelect(&SPID2); /* Slave Select assertion. */
|
|
|
|
spiExchange(&SPID2, 512,
|
2013-03-25 10:54:02 +00:00
|
|
|
txbuf, rxbuf); /* Atomic transfer operations. */
|
2013-03-26 15:02:45 +00:00
|
|
|
spiUnselect(&SPID2); /* Slave Select de-assertion. */
|
|
|
|
spiReleaseBus(&SPID2); /* Ownership release. */
|
2013-03-25 10:54:02 +00:00
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Application entry point.
|
|
|
|
*/
|
|
|
|
int main(void) {
|
|
|
|
unsigned i;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* System initializations.
|
|
|
|
* - HAL initialization, this also initializes the configured device drivers
|
|
|
|
* and performs the board-specific initializations.
|
|
|
|
* - Kernel initialization, the main() function becomes a thread and the
|
|
|
|
* RTOS is active.
|
|
|
|
*/
|
|
|
|
halInit();
|
|
|
|
chSysInit();
|
|
|
|
|
|
|
|
/*
|
2013-03-25 11:11:08 +00:00
|
|
|
* SPI1 I/O pins setup.
|
2013-03-25 10:54:02 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Prepare transmit pattern.
|
|
|
|
*/
|
|
|
|
for (i = 0; i < sizeof(txbuf); i++)
|
|
|
|
txbuf[i] = (uint8_t)i;
|
|
|
|
|
2013-03-27 13:40:49 +00:00
|
|
|
spiStart(&SPID2, &hs_spicfg); /* Setup transfer parameters. */
|
2013-03-28 12:09:21 +00:00
|
|
|
spiExchange(&SPID2, 4,
|
|
|
|
txbuf, rxbuf); /* Atomic transfer operations. */
|
2013-03-27 13:40:49 +00:00
|
|
|
spiExchange(&SPID2, 512,
|
|
|
|
txbuf, rxbuf); /* Atomic transfer operations. */
|
|
|
|
|
2013-03-25 10:54:02 +00:00
|
|
|
/*
|
|
|
|
* Starting the transmitter and receiver threads.
|
|
|
|
*/
|
|
|
|
chThdCreateStatic(spi_thread_1_wa, sizeof(spi_thread_1_wa),
|
|
|
|
NORMALPRIO + 1, spi_thread_1, NULL);
|
|
|
|
chThdCreateStatic(spi_thread_2_wa, sizeof(spi_thread_2_wa),
|
|
|
|
NORMALPRIO + 1, spi_thread_2, NULL);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Normal main() thread activity, in this demo it does nothing.
|
|
|
|
*/
|
|
|
|
while (TRUE) {
|
|
|
|
chThdSleepMilliseconds(500);
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|