2011-08-25 15:14:09 +00:00
|
|
|
/*
|
|
|
|
ChibiOS/RT - Copyright (C) 2006,2007,2008,2009,2010,
|
2012-01-21 14:29:42 +00:00
|
|
|
2011,2012 Giovanni Di Sirio.
|
2011-08-25 15:14:09 +00:00
|
|
|
|
|
|
|
This file is part of ChibiOS/RT.
|
|
|
|
|
|
|
|
ChibiOS/RT is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation; either version 3 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
ChibiOS/RT is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
2011-12-22 12:38:21 +00:00
|
|
|
* @file STM32F2xx/stm32_dma.c
|
2011-08-26 13:47:22 +00:00
|
|
|
* @brief Enhanced DMA helper driver code.
|
2011-08-25 15:14:09 +00:00
|
|
|
*
|
2011-12-22 12:38:21 +00:00
|
|
|
* @addtogroup STM32F2xx_DMA
|
2011-08-25 15:14:09 +00:00
|
|
|
* @details DMA sharing helper driver. In the STM32 the DMA streams are a
|
|
|
|
* shared resource, this driver allows to allocate and free DMA
|
|
|
|
* streams at runtime in order to allow all the other device
|
|
|
|
* drivers to coordinate the access to the resource.
|
|
|
|
* @note The DMA ISR handlers are all declared into this module because
|
|
|
|
* sharing, the various device drivers can associate a callback to
|
2012-03-26 09:13:37 +00:00
|
|
|
* ISRs when allocating streams.
|
2011-08-25 15:14:09 +00:00
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "ch.h"
|
|
|
|
#include "hal.h"
|
|
|
|
|
|
|
|
/* The following macro is only defined if some driver requiring DMA services
|
|
|
|
has been enabled.*/
|
|
|
|
#if defined(STM32_DMA_REQUIRED) || defined(__DOXYGEN__)
|
|
|
|
|
2011-08-26 13:47:22 +00:00
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver local definitions. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Mask of the DMA1 streams in @p dma_streams_mask.
|
|
|
|
*/
|
|
|
|
#define STM32_DMA1_STREAMS_MASK 0x000000FF
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Mask of the DMA2 streams in @p dma_streams_mask.
|
|
|
|
*/
|
|
|
|
#define STM32_DMA2_STREAMS_MASK 0x0000FF00
|
|
|
|
|
2011-08-28 12:11:33 +00:00
|
|
|
/**
|
|
|
|
* @brief Post-reset value of the stream CR register.
|
|
|
|
*/
|
|
|
|
#define STM32_DMA_CR_RESET_VALUE 0x00000000
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Post-reset value of the stream FCR register.
|
|
|
|
*/
|
|
|
|
#define STM32_DMA_FCR_RESET_VALUE 0x00000021
|
|
|
|
|
2011-08-25 15:14:09 +00:00
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver exported variables. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA streams descriptors.
|
|
|
|
* @details This table keeps the association between an unique stream
|
|
|
|
* identifier and the involved physical registers.
|
|
|
|
* @note Don't use this array directly, use the appropriate wrapper macros
|
|
|
|
* instead: @p STM32_DMA1_STREAM0, @p STM32_DMA1_STREAM1 etc.
|
|
|
|
*/
|
2011-08-26 13:47:22 +00:00
|
|
|
const stm32_dma_stream_t _stm32_dma_streams[STM32_DMA_STREAMS] = {
|
2011-12-22 12:38:21 +00:00
|
|
|
{DMA1_Stream0, &DMA1->LIFCR, 0, 0, DMA1_Stream0_IRQn},
|
|
|
|
{DMA1_Stream1, &DMA1->LIFCR, 6, 1, DMA1_Stream1_IRQn},
|
|
|
|
{DMA1_Stream2, &DMA1->LIFCR, 16, 2, DMA1_Stream2_IRQn},
|
|
|
|
{DMA1_Stream3, &DMA1->LIFCR, 22, 3, DMA1_Stream3_IRQn},
|
|
|
|
{DMA1_Stream4, &DMA1->HIFCR, 0, 4, DMA1_Stream4_IRQn},
|
|
|
|
{DMA1_Stream5, &DMA1->HIFCR, 6, 5, DMA1_Stream5_IRQn},
|
|
|
|
{DMA1_Stream6, &DMA1->HIFCR, 16, 6, DMA1_Stream6_IRQn},
|
|
|
|
{DMA1_Stream7, &DMA1->HIFCR, 22, 7, DMA1_Stream7_IRQn},
|
|
|
|
{DMA2_Stream0, &DMA2->LIFCR, 0, 8, DMA2_Stream0_IRQn},
|
|
|
|
{DMA2_Stream1, &DMA2->LIFCR, 6, 9, DMA2_Stream1_IRQn},
|
|
|
|
{DMA2_Stream2, &DMA2->LIFCR, 16, 10, DMA2_Stream2_IRQn},
|
|
|
|
{DMA2_Stream3, &DMA2->LIFCR, 22, 11, DMA2_Stream3_IRQn},
|
|
|
|
{DMA2_Stream4, &DMA2->HIFCR, 0, 12, DMA2_Stream4_IRQn},
|
|
|
|
{DMA2_Stream5, &DMA2->HIFCR, 6, 13, DMA2_Stream5_IRQn},
|
|
|
|
{DMA2_Stream6, &DMA2->HIFCR, 16, 14, DMA2_Stream6_IRQn},
|
|
|
|
{DMA2_Stream7, &DMA2->HIFCR, 22, 15, DMA2_Stream7_IRQn},
|
2011-08-25 15:14:09 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver local variables and types. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA ISR redirector type.
|
|
|
|
*/
|
|
|
|
typedef struct {
|
2011-12-22 12:38:21 +00:00
|
|
|
stm32_dmaisr_t dma_func; /**< @brief DMA callback function. */
|
|
|
|
void *dma_param; /**< @brief DMA callback parameter. */
|
2011-08-25 15:14:09 +00:00
|
|
|
} dma_isr_redir_t;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Mask of the allocated streams.
|
|
|
|
*/
|
|
|
|
static uint32_t dma_streams_mask;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA IRQ redirectors.
|
|
|
|
*/
|
|
|
|
static dma_isr_redir_t dma_isr_redir[STM32_DMA_STREAMS];
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver local functions. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver interrupt handlers. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA1 stream 0 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA1_Stream0_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA1->LISR >> 0) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA1->LIFCR = STM32_DMA_ISR_MASK << 0;
|
|
|
|
if (dma_isr_redir[0].dma_func)
|
|
|
|
dma_isr_redir[0].dma_func(dma_isr_redir[0].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA1 stream 1 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA1_Stream1_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA1->LISR >> 6) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA1->LIFCR = STM32_DMA_ISR_MASK << 6;
|
|
|
|
if (dma_isr_redir[1].dma_func)
|
|
|
|
dma_isr_redir[1].dma_func(dma_isr_redir[0].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA1 stream 2 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA1_Stream2_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA1->LISR >> 16) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA1->LIFCR = STM32_DMA_ISR_MASK << 16;
|
|
|
|
if (dma_isr_redir[2].dma_func)
|
|
|
|
dma_isr_redir[2].dma_func(dma_isr_redir[2].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA1 stream 3 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA1_Stream3_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA1->LISR >> 22) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA1->LIFCR = STM32_DMA_ISR_MASK << 22;
|
|
|
|
if (dma_isr_redir[3].dma_func)
|
|
|
|
dma_isr_redir[3].dma_func(dma_isr_redir[3].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA1 stream 4 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA1_Stream4_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA1->HISR >> 0) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA1->HIFCR = STM32_DMA_ISR_MASK << 0;
|
|
|
|
if (dma_isr_redir[4].dma_func)
|
|
|
|
dma_isr_redir[4].dma_func(dma_isr_redir[4].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA1 stream 5 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA1_Stream5_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA1->HISR >> 6) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA1->HIFCR = STM32_DMA_ISR_MASK << 6;
|
|
|
|
if (dma_isr_redir[5].dma_func)
|
|
|
|
dma_isr_redir[5].dma_func(dma_isr_redir[5].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA1 stream 6 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA1_Stream6_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA1->HISR >> 16) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA1->HIFCR = STM32_DMA_ISR_MASK << 16;
|
|
|
|
if (dma_isr_redir[6].dma_func)
|
|
|
|
dma_isr_redir[6].dma_func(dma_isr_redir[6].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA1 stream 7 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA1_Stream7_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA1->HISR >> 22) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA1->HIFCR = STM32_DMA_ISR_MASK << 22;
|
|
|
|
if (dma_isr_redir[7].dma_func)
|
|
|
|
dma_isr_redir[7].dma_func(dma_isr_redir[7].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA2 stream 0 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA2_Stream0_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA2->LISR >> 0) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA2->LIFCR = STM32_DMA_ISR_MASK << 0;
|
|
|
|
if (dma_isr_redir[8].dma_func)
|
|
|
|
dma_isr_redir[8].dma_func(dma_isr_redir[8].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA2 stream 1 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA2_Stream1_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA2->LISR >> 6) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA2->LIFCR = STM32_DMA_ISR_MASK << 6;
|
|
|
|
if (dma_isr_redir[9].dma_func)
|
|
|
|
dma_isr_redir[9].dma_func(dma_isr_redir[9].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA2 stream 2 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA2_Stream2_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA2->LISR >> 16) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA2->LIFCR = STM32_DMA_ISR_MASK << 16;
|
|
|
|
if (dma_isr_redir[10].dma_func)
|
|
|
|
dma_isr_redir[10].dma_func(dma_isr_redir[10].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA2 stream 3 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA2_Stream3_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA2->LISR >> 22) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA2->LIFCR = STM32_DMA_ISR_MASK << 22;
|
|
|
|
if (dma_isr_redir[11].dma_func)
|
|
|
|
dma_isr_redir[11].dma_func(dma_isr_redir[11].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA2 stream 4 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA2_Stream4_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA2->HISR >> 0) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA2->HIFCR = STM32_DMA_ISR_MASK << 0;
|
|
|
|
if (dma_isr_redir[12].dma_func)
|
|
|
|
dma_isr_redir[12].dma_func(dma_isr_redir[12].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA2 stream 5 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA2_Stream5_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA2->HISR >> 6) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA2->HIFCR = STM32_DMA_ISR_MASK << 6;
|
|
|
|
if (dma_isr_redir[13].dma_func)
|
|
|
|
dma_isr_redir[13].dma_func(dma_isr_redir[13].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA2 stream 6 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA2_Stream6_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA2->HISR >> 16) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA2->HIFCR = STM32_DMA_ISR_MASK << 16;
|
|
|
|
if (dma_isr_redir[14].dma_func)
|
|
|
|
dma_isr_redir[14].dma_func(dma_isr_redir[14].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA2 stream 7 shared interrupt handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(DMA2_Stream7_IRQHandler) {
|
|
|
|
uint32_t flags;
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
flags = (DMA2->HISR >> 22) & STM32_DMA_ISR_MASK;
|
|
|
|
DMA2->HIFCR = STM32_DMA_ISR_MASK << 22;
|
|
|
|
if (dma_isr_redir[15].dma_func)
|
|
|
|
dma_isr_redir[15].dma_func(dma_isr_redir[15].dma_param, flags);
|
|
|
|
|
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver exported functions. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief STM32 DMA helper initialization.
|
|
|
|
*
|
|
|
|
* @init
|
|
|
|
*/
|
|
|
|
void dmaInit(void) {
|
2011-08-26 13:47:22 +00:00
|
|
|
int i;
|
2011-08-25 15:14:09 +00:00
|
|
|
|
|
|
|
dma_streams_mask = 0;
|
2011-08-28 08:53:14 +00:00
|
|
|
for (i = 0; i < STM32_DMA_STREAMS; i++) {
|
2011-08-26 13:47:22 +00:00
|
|
|
_stm32_dma_streams[i].stream->CR = 0;
|
2011-08-25 15:14:09 +00:00
|
|
|
dma_isr_redir[i].dma_func = NULL;
|
|
|
|
}
|
|
|
|
DMA1->LIFCR = 0xFFFFFFFF;
|
|
|
|
DMA1->HIFCR = 0xFFFFFFFF;
|
|
|
|
DMA2->LIFCR = 0xFFFFFFFF;
|
|
|
|
DMA2->HIFCR = 0xFFFFFFFF;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Allocates a DMA stream.
|
|
|
|
* @details The stream is allocated and, if required, the DMA clock enabled.
|
2011-08-28 12:11:33 +00:00
|
|
|
* The function also enables the IRQ vector associated to the stream
|
|
|
|
* and initializes its priority.
|
|
|
|
* @pre The stream must not be already in use or an error is returned.
|
2011-08-25 15:14:09 +00:00
|
|
|
* @post The stream is allocated and the default ISR handler redirected
|
|
|
|
* to the specified function.
|
2011-08-28 12:11:33 +00:00
|
|
|
* @post The stream ISR vector is enabled and its priority configured.
|
|
|
|
* @post The stream must be freed using @p dmaStreamRelease() before it can
|
2011-08-25 15:14:09 +00:00
|
|
|
* be reused with another peripheral.
|
2011-08-28 12:11:33 +00:00
|
|
|
* @post The stream is in its post-reset state.
|
2011-08-25 15:14:09 +00:00
|
|
|
* @note This function can be invoked in both ISR or thread context.
|
|
|
|
*
|
|
|
|
* @param[in] dmastp pointer to a stm32_dma_stream_t structure
|
2011-09-25 09:31:19 +00:00
|
|
|
* @param[in] priority IRQ priority mask for the DMA stream
|
2011-08-25 15:14:09 +00:00
|
|
|
* @param[in] func handling function pointer, can be @p NULL
|
|
|
|
* @param[in] param a parameter to be passed to the handling function
|
2011-08-26 13:47:22 +00:00
|
|
|
* @return The operation status.
|
|
|
|
* @retval FALSE no error, stream taken.
|
|
|
|
* @retval TRUE error, stream already taken.
|
2011-08-25 15:14:09 +00:00
|
|
|
*
|
|
|
|
* @special
|
|
|
|
*/
|
2011-08-28 12:11:33 +00:00
|
|
|
bool_t dmaStreamAllocate(const stm32_dma_stream_t *dmastp,
|
|
|
|
uint32_t priority,
|
|
|
|
stm32_dmaisr_t func,
|
|
|
|
void *param) {
|
2011-08-25 15:14:09 +00:00
|
|
|
|
|
|
|
chDbgCheck(dmastp != NULL, "dmaAllocate");
|
|
|
|
|
|
|
|
/* Checks if the stream is already taken.*/
|
2011-12-22 12:38:21 +00:00
|
|
|
if ((dma_streams_mask & (1 << dmastp->selfindex)) != 0)
|
2011-08-26 13:47:22 +00:00
|
|
|
return TRUE;
|
2011-08-25 15:14:09 +00:00
|
|
|
|
|
|
|
/* Marks the stream as allocated.*/
|
|
|
|
dma_isr_redir[dmastp->selfindex].dma_func = func;
|
|
|
|
dma_isr_redir[dmastp->selfindex].dma_param = param;
|
|
|
|
dma_streams_mask |= (1 << dmastp->selfindex);
|
|
|
|
|
|
|
|
/* Enabling DMA clocks required by the current streams set.*/
|
2011-12-22 12:38:21 +00:00
|
|
|
if ((dma_streams_mask & STM32_DMA1_STREAMS_MASK) != 0)
|
|
|
|
rccEnableDMA1(FALSE);
|
|
|
|
if ((dma_streams_mask & STM32_DMA2_STREAMS_MASK) != 0)
|
|
|
|
rccEnableDMA2(FALSE);
|
2011-08-25 15:14:09 +00:00
|
|
|
|
2011-08-28 12:11:33 +00:00
|
|
|
/* Putting the stream in a safe state.*/
|
|
|
|
dmaStreamDisable(dmastp);
|
2011-12-22 12:38:21 +00:00
|
|
|
dmastp->stream->CR = STM32_DMA_CR_RESET_VALUE;
|
|
|
|
dmastp->stream->FCR = STM32_DMA_FCR_RESET_VALUE;
|
2011-08-28 12:11:33 +00:00
|
|
|
|
|
|
|
/* Enables the associated IRQ vector if a callback is defined.*/
|
|
|
|
if (func != NULL)
|
2011-12-21 18:49:04 +00:00
|
|
|
nvicEnableVector(dmastp->vector, CORTEX_PRIORITY_MASK(priority));
|
2011-08-28 12:11:33 +00:00
|
|
|
|
2011-08-26 13:47:22 +00:00
|
|
|
return FALSE;
|
2011-08-25 15:14:09 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Releases a DMA stream.
|
|
|
|
* @details The stream is freed and, if required, the DMA clock disabled.
|
|
|
|
* Trying to release a unallocated stream is an illegal operation
|
|
|
|
* and is trapped if assertions are enabled.
|
2011-08-28 12:11:33 +00:00
|
|
|
* @pre The stream must have been allocated using @p dmaStreamAllocate().
|
2011-08-25 15:14:09 +00:00
|
|
|
* @post The stream is again available.
|
|
|
|
* @note This function can be invoked in both ISR or thread context.
|
|
|
|
*
|
|
|
|
* @param[in] dmastp pointer to a stm32_dma_stream_t structure
|
|
|
|
*
|
|
|
|
* @special
|
|
|
|
*/
|
2011-08-28 12:11:33 +00:00
|
|
|
void dmaStreamRelease(const stm32_dma_stream_t *dmastp) {
|
2011-08-25 15:14:09 +00:00
|
|
|
|
2011-08-26 13:47:22 +00:00
|
|
|
chDbgCheck(dmastp != NULL, "dmaRelease");
|
|
|
|
|
2011-08-25 15:14:09 +00:00
|
|
|
/* Check if the streams is not taken.*/
|
2011-12-22 12:38:21 +00:00
|
|
|
chDbgAssert((dma_streams_mask & (1 << dmastp->selfindex)) != 0,
|
2011-08-25 15:14:09 +00:00
|
|
|
"dmaRelease(), #1", "not allocated");
|
|
|
|
|
2011-08-28 12:11:33 +00:00
|
|
|
/* Disables the associated IRQ vector.*/
|
2011-12-21 18:49:04 +00:00
|
|
|
nvicDisableVector(dmastp->vector);
|
2011-08-28 12:11:33 +00:00
|
|
|
|
2011-08-25 15:14:09 +00:00
|
|
|
/* Marks the stream as not allocated.*/
|
|
|
|
dma_streams_mask &= ~(1 << dmastp->selfindex);
|
|
|
|
|
|
|
|
/* Shutting down clocks that are no more required, if any.*/
|
2011-12-22 12:38:21 +00:00
|
|
|
if ((dma_streams_mask & STM32_DMA1_STREAMS_MASK) == 0)
|
|
|
|
rccDisableDMA1(FALSE);
|
|
|
|
if ((dma_streams_mask & STM32_DMA2_STREAMS_MASK) == 0)
|
|
|
|
rccDisableDMA2(FALSE);
|
2011-08-25 15:14:09 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* STM32_DMA_REQUIRED */
|
|
|
|
|
|
|
|
/** @} */
|