2013-08-04 13:38:53 +00:00
|
|
|
/*
|
2015-01-11 13:56:55 +00:00
|
|
|
ChibiOS - Copyright (C) 2006..2015 Giovanni Di Sirio
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
you may not use this file except in compliance with the License.
|
|
|
|
You may obtain a copy of the License at
|
|
|
|
|
|
|
|
http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
|
|
|
|
Unless required by applicable law or agreed to in writing, software
|
|
|
|
distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
See the License for the specific language governing permissions and
|
|
|
|
limitations under the License.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file STM32/I2Cv2/i2c_lld.c
|
|
|
|
* @brief STM32 I2C subsystem low level driver source.
|
|
|
|
*
|
|
|
|
* @addtogroup I2C
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "hal.h"
|
|
|
|
|
|
|
|
#if HAL_USE_I2C || defined(__DOXYGEN__)
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver local definitions. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
2013-08-04 13:38:53 +00:00
|
|
|
#define DMAMODE_COMMON \
|
|
|
|
(STM32_DMA_CR_PSIZE_BYTE | STM32_DMA_CR_MSIZE_BYTE | \
|
|
|
|
STM32_DMA_CR_MINC | STM32_DMA_CR_DMEIE | \
|
|
|
|
STM32_DMA_CR_TEIE | STM32_DMA_CR_TCIE)
|
|
|
|
|
|
|
|
#define I2C1_RX_DMA_CHANNEL \
|
|
|
|
STM32_DMA_GETCHANNEL(STM32_I2C_I2C1_RX_DMA_STREAM, \
|
|
|
|
STM32_I2C1_RX_DMA_CHN)
|
|
|
|
|
|
|
|
#define I2C1_TX_DMA_CHANNEL \
|
|
|
|
STM32_DMA_GETCHANNEL(STM32_I2C_I2C1_TX_DMA_STREAM, \
|
|
|
|
STM32_I2C1_TX_DMA_CHN)
|
|
|
|
|
|
|
|
#define I2C2_RX_DMA_CHANNEL \
|
|
|
|
STM32_DMA_GETCHANNEL(STM32_I2C_I2C2_RX_DMA_STREAM, \
|
|
|
|
STM32_I2C2_RX_DMA_CHN)
|
|
|
|
|
|
|
|
#define I2C2_TX_DMA_CHANNEL \
|
|
|
|
STM32_DMA_GETCHANNEL(STM32_I2C_I2C2_TX_DMA_STREAM, \
|
|
|
|
STM32_I2C2_TX_DMA_CHN)
|
2015-08-05 14:40:07 +00:00
|
|
|
|
|
|
|
#define I2C3_RX_DMA_CHANNEL \
|
|
|
|
STM32_DMA_GETCHANNEL(STM32_I2C_I2C3_RX_DMA_STREAM, \
|
|
|
|
STM32_I2C3_RX_DMA_CHN)
|
|
|
|
|
|
|
|
#define I2C3_TX_DMA_CHANNEL \
|
|
|
|
STM32_DMA_GETCHANNEL(STM32_I2C_I2C3_TX_DMA_STREAM, \
|
|
|
|
STM32_I2C3_TX_DMA_CHN)
|
|
|
|
|
|
|
|
#define I2C4_RX_DMA_CHANNEL \
|
|
|
|
STM32_DMA_GETCHANNEL(STM32_I2C_I2C4_RX_DMA_STREAM, \
|
|
|
|
STM32_I2C4_RX_DMA_CHN)
|
|
|
|
|
|
|
|
#define I2C4_TX_DMA_CHANNEL \
|
|
|
|
STM32_DMA_GETCHANNEL(STM32_I2C_I2C4_TX_DMA_STREAM, \
|
|
|
|
STM32_I2C4_TX_DMA_CHN)
|
2015-05-17 10:26:20 +00:00
|
|
|
#endif /* STM32_I2C_USE_DMA == TRUE */
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
|
|
|
#define i2c_lld_get_rxbytes(i2cp) dmaStreamGetTransactionSize((i2cp)->dmarx)
|
|
|
|
#define i2c_lld_get_txbytes(i2cp) dmaStreamGetTransactionSize((i2cp)->dmatx)
|
|
|
|
#else
|
|
|
|
#define i2c_lld_get_rxbytes(i2cp) (i2cp)->rxbytes
|
|
|
|
#define i2c_lld_get_txbytes(i2cp) (i2cp)->txbytes
|
|
|
|
#endif
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver constants. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
#define I2C_ERROR_MASK \
|
|
|
|
((uint32_t)(I2C_ISR_BERR | I2C_ISR_ARLO | I2C_ISR_OVR | I2C_ISR_PECERR | \
|
|
|
|
I2C_ISR_TIMEOUT | I2C_ISR_ALERT))
|
|
|
|
|
|
|
|
#define I2C_INT_MASK \
|
|
|
|
((uint32_t)(I2C_ISR_TCR | I2C_ISR_TC | I2C_ISR_STOPF | I2C_ISR_NACKF | \
|
|
|
|
I2C_ISR_ADDR | I2C_ISR_RXNE | I2C_ISR_TXIS))
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver exported variables. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/** @brief I2C1 driver identifier.*/
|
|
|
|
#if STM32_I2C_USE_I2C1 || defined(__DOXYGEN__)
|
|
|
|
I2CDriver I2CD1;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/** @brief I2C2 driver identifier.*/
|
|
|
|
#if STM32_I2C_USE_I2C2 || defined(__DOXYGEN__)
|
|
|
|
I2CDriver I2CD2;
|
|
|
|
#endif
|
|
|
|
|
2015-08-05 14:40:07 +00:00
|
|
|
/** @brief I2C3 driver identifier.*/
|
|
|
|
#if STM32_I2C_USE_I2C3 || defined(__DOXYGEN__)
|
|
|
|
I2CDriver I2CD3;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/** @brief I2C4 driver identifier.*/
|
|
|
|
#if STM32_I2C_USE_I2C4 || defined(__DOXYGEN__)
|
|
|
|
I2CDriver I2CD4;
|
|
|
|
#endif
|
|
|
|
|
2013-08-04 13:38:53 +00:00
|
|
|
/*===========================================================================*/
|
2014-11-02 16:38:13 +00:00
|
|
|
/* Driver local variables and types. */
|
2013-08-04 13:38:53 +00:00
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver local functions. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
2015-04-17 13:12:09 +00:00
|
|
|
/**
|
2015-04-17 16:16:27 +00:00
|
|
|
* @brief Slave address setup.
|
|
|
|
* @note The RW bit is set to zero internally.
|
2015-04-17 13:12:09 +00:00
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
* @param[in] addr slave device address
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
2015-04-17 16:16:27 +00:00
|
|
|
static void i2c_lld_set_address(I2CDriver *i2cp, i2caddr_t addr) {
|
2015-04-17 13:12:09 +00:00
|
|
|
I2C_TypeDef *dp = i2cp->i2c;
|
|
|
|
|
2015-04-17 16:16:27 +00:00
|
|
|
/* Address alignment depends on the addressing mode selected.*/
|
2015-04-17 13:12:09 +00:00
|
|
|
if ((i2cp->config->cr2 & I2C_CR2_ADD10) == 0U)
|
2015-04-17 16:22:44 +00:00
|
|
|
dp->CR2 = (uint32_t)addr << 1U;
|
2015-04-17 13:12:09 +00:00
|
|
|
else
|
2015-04-17 16:16:27 +00:00
|
|
|
dp->CR2 = (uint32_t)addr;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C RX transfer setup.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
2015-05-17 10:26:20 +00:00
|
|
|
static void i2c_lld_setup_rx_transfer(I2CDriver *i2cp) {
|
2015-04-17 16:16:27 +00:00
|
|
|
I2C_TypeDef *dp = i2cp->i2c;
|
|
|
|
uint32_t reload;
|
2015-05-17 10:26:20 +00:00
|
|
|
size_t n;
|
2015-04-17 13:12:09 +00:00
|
|
|
|
|
|
|
/* The unit can transfer 255 bytes maximum in a single operation.*/
|
2015-05-17 10:26:20 +00:00
|
|
|
n = i2c_lld_get_rxbytes(i2cp);
|
2015-04-17 13:12:09 +00:00
|
|
|
if (n > 255U) {
|
|
|
|
n = 255U;
|
2015-04-17 16:16:27 +00:00
|
|
|
reload = I2C_CR2_RELOAD;
|
|
|
|
}
|
|
|
|
else {
|
2015-04-17 16:22:44 +00:00
|
|
|
reload = 0U;
|
2015-04-17 13:12:09 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Configures the CR2 registers with both the calculated and static
|
|
|
|
settings.*/
|
2015-11-26 10:33:12 +00:00
|
|
|
dp->CR2 = (dp->CR2 & ~(I2C_CR2_NBYTES | I2C_CR2_RELOAD)) | i2cp->config->cr2 |
|
|
|
|
I2C_CR2_RD_WRN | (n << 16U) | reload;
|
2015-04-17 16:16:27 +00:00
|
|
|
}
|
2015-04-17 13:12:09 +00:00
|
|
|
|
2015-04-17 16:16:27 +00:00
|
|
|
/**
|
|
|
|
* @brief I2C TX transfer setup.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
2015-05-17 10:26:20 +00:00
|
|
|
static void i2c_lld_setup_tx_transfer(I2CDriver *i2cp) {
|
2015-04-17 16:16:27 +00:00
|
|
|
I2C_TypeDef *dp = i2cp->i2c;
|
|
|
|
uint32_t reload;
|
2015-05-17 10:26:20 +00:00
|
|
|
size_t n;
|
2015-04-17 16:16:27 +00:00
|
|
|
|
|
|
|
/* The unit can transfer 255 bytes maximum in a single operation.*/
|
2015-05-17 10:26:20 +00:00
|
|
|
n = i2c_lld_get_txbytes(i2cp);
|
2015-04-17 16:16:27 +00:00
|
|
|
if (n > 255U) {
|
|
|
|
n = 255U;
|
|
|
|
reload = I2C_CR2_RELOAD;
|
|
|
|
}
|
|
|
|
else {
|
2015-04-17 16:22:44 +00:00
|
|
|
reload = 0U;
|
2015-04-17 16:16:27 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Configures the CR2 registers with both the calculated and static
|
|
|
|
settings.*/
|
2015-11-26 10:33:12 +00:00
|
|
|
dp->CR2 = (dp->CR2 & ~(I2C_CR2_NBYTES | I2C_CR2_RELOAD)) | i2cp->config->cr2 |
|
2015-04-17 16:16:27 +00:00
|
|
|
(n << 16U) | reload;
|
2015-04-17 13:12:09 +00:00
|
|
|
}
|
|
|
|
|
2013-08-04 13:38:53 +00:00
|
|
|
/**
|
|
|
|
* @brief Aborts an I2C transaction.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
static void i2c_lld_abort_operation(I2CDriver *i2cp) {
|
|
|
|
I2C_TypeDef *dp = i2cp->i2c;
|
|
|
|
|
|
|
|
if (dp->CR1 & I2C_CR1_PE) {
|
|
|
|
/* Stops the I2C peripheral.*/
|
|
|
|
dp->CR1 &= ~I2C_CR1_PE;
|
|
|
|
while (dp->CR1 & I2C_CR1_PE)
|
|
|
|
dp->CR1 &= ~I2C_CR1_PE;
|
|
|
|
dp->CR1 |= I2C_CR1_PE;
|
|
|
|
}
|
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
2013-08-04 13:38:53 +00:00
|
|
|
/* Stops the associated DMA streams.*/
|
|
|
|
dmaStreamDisable(i2cp->dmatx);
|
|
|
|
dmaStreamDisable(i2cp->dmarx);
|
2015-05-17 10:26:20 +00:00
|
|
|
#else
|
|
|
|
dp->CR1 &= ~(I2C_CR1_TXIE | I2C_CR1_RXIE);
|
|
|
|
#endif
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C shared ISR code.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
* @param[in] isr content of the ISR register to be decoded
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
static void i2c_lld_serve_interrupt(I2CDriver *i2cp, uint32_t isr) {
|
|
|
|
I2C_TypeDef *dp = i2cp->i2c;
|
|
|
|
|
2015-04-17 16:16:27 +00:00
|
|
|
/* Special case of a received NACK, the transfer is aborted.*/
|
|
|
|
if ((isr & I2C_ISR_NACKF) != 0U) {
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
2015-04-17 16:16:27 +00:00
|
|
|
/* Stops the associated DMA streams.*/
|
|
|
|
dmaStreamDisable(i2cp->dmatx);
|
|
|
|
dmaStreamDisable(i2cp->dmarx);
|
2015-05-17 10:26:20 +00:00
|
|
|
#endif
|
2015-04-17 16:16:27 +00:00
|
|
|
|
|
|
|
/* Error flag.*/
|
|
|
|
i2cp->errors |= I2C_ACK_FAILURE;
|
2015-05-17 10:26:20 +00:00
|
|
|
|
|
|
|
/* Transaction finished sending the STOP.*/
|
|
|
|
dp->CR2 |= I2C_CR2_STOP;
|
|
|
|
|
|
|
|
/* Make sure no more interrupts.*/
|
|
|
|
dp->CR1 &= ~(I2C_CR1_TCIE | I2C_CR1_TXIE | I2C_CR1_RXIE);
|
|
|
|
|
|
|
|
/* Errors are signaled to the upper layer.*/
|
|
|
|
_i2c_wakeup_error_isr(i2cp);
|
|
|
|
|
|
|
|
return;
|
2015-04-17 16:16:27 +00:00
|
|
|
}
|
2015-05-17 10:26:20 +00:00
|
|
|
|
|
|
|
#if STM32_I2C_USE_DMA == FALSE
|
|
|
|
/* Handling of data transfer if the DMA mode is disabled.*/
|
|
|
|
{
|
|
|
|
uint32_t cr1 = dp->CR1;
|
|
|
|
|
|
|
|
if (i2cp->state == I2C_ACTIVE_TX) {
|
|
|
|
/* Transmission phase.*/
|
|
|
|
if (((cr1 &I2C_CR1_TXIE) != 0U) && ((isr & I2C_ISR_TXIS) != 0U)) {
|
|
|
|
dp->TXDR = (uint32_t)*i2cp->txptr;
|
|
|
|
i2cp->txptr++;
|
|
|
|
i2cp->txbytes--;
|
|
|
|
if (i2cp->txbytes == 0U) {
|
|
|
|
dp->CR1 &= ~I2C_CR1_TXIE;
|
|
|
|
}
|
2015-04-17 16:16:27 +00:00
|
|
|
}
|
2015-05-17 10:26:20 +00:00
|
|
|
}
|
|
|
|
else {
|
|
|
|
/* Receive phase.*/
|
|
|
|
if (((cr1 & I2C_CR1_RXIE) != 0U) && ((isr & I2C_ISR_RXNE) != 0U)) {
|
|
|
|
*i2cp->rxptr = (uint8_t)dp->RXDR;
|
|
|
|
i2cp->rxptr++;
|
|
|
|
i2cp->rxbytes--;
|
|
|
|
if (i2cp->rxbytes == 0U) {
|
|
|
|
dp->CR1 &= ~I2C_CR1_RXIE;
|
|
|
|
}
|
2015-04-17 16:16:27 +00:00
|
|
|
}
|
|
|
|
}
|
2015-05-17 10:26:20 +00:00
|
|
|
}
|
|
|
|
#endif
|
2015-04-17 16:16:27 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
/* Partial transfer handling, restarting the transfer and returning.*/
|
|
|
|
if ((isr & I2C_ISR_TCR) != 0U) {
|
|
|
|
if (i2cp->state == I2C_ACTIVE_TX) {
|
|
|
|
i2c_lld_setup_tx_transfer(i2cp);
|
|
|
|
}
|
|
|
|
else {
|
|
|
|
i2c_lld_setup_rx_transfer(i2cp);
|
|
|
|
}
|
|
|
|
return;
|
|
|
|
}
|
2013-08-04 13:38:53 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
/* The following condition is true if a transfer phase has been completed.*/
|
|
|
|
if ((isr & I2C_ISR_TC) != 0U) {
|
|
|
|
if (i2cp->state == I2C_ACTIVE_TX) {
|
|
|
|
/* End of the transmit phase.*/
|
2013-08-04 13:38:53 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
|
|
|
/* Disabling TX DMA channel.*/
|
|
|
|
dmaStreamDisable(i2cp->dmatx);
|
|
|
|
#endif
|
2013-08-04 13:38:53 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
/* Starting receive phase if necessary.*/
|
|
|
|
if (i2c_lld_get_rxbytes(i2cp) > 0U) {
|
|
|
|
/* Setting up the peripheral.*/
|
|
|
|
i2c_lld_setup_rx_transfer(i2cp);
|
2013-08-04 13:38:53 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
|
|
|
/* Enabling RX DMA.*/
|
|
|
|
dmaStreamEnable(i2cp->dmarx);
|
|
|
|
#else
|
|
|
|
/* RX interrupt enabled.*/
|
|
|
|
dp->CR1 |= I2C_CR1_RXIE;
|
|
|
|
#endif
|
2013-08-04 13:38:53 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
/* Starts the read operation.*/
|
|
|
|
dp->CR2 |= I2C_CR2_START;
|
2015-04-17 16:16:27 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
/* State change.*/
|
|
|
|
i2cp->state = I2C_ACTIVE_RX;
|
2015-04-17 16:16:27 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
/* Note, returning because the transaction is not over yet.*/
|
|
|
|
return;
|
2015-04-17 16:16:27 +00:00
|
|
|
}
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
2015-05-17 10:26:20 +00:00
|
|
|
else {
|
|
|
|
/* End of the receive phase.*/
|
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
|
|
|
/* Disabling RX DMA channel.*/
|
|
|
|
dmaStreamDisable(i2cp->dmarx);
|
|
|
|
#endif
|
|
|
|
}
|
2013-08-04 13:38:53 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
/* Transaction finished sending the STOP.*/
|
|
|
|
dp->CR2 |= I2C_CR2_STOP;
|
2015-04-14 18:31:15 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
/* Make sure no more 'Transfer Complete' interrupts.*/
|
|
|
|
dp->CR1 &= ~I2C_CR1_TCIE;
|
2015-04-17 16:16:27 +00:00
|
|
|
|
2015-04-15 19:09:34 +00:00
|
|
|
/* Normal transaction end.*/
|
|
|
|
_i2c_wakeup_isr(i2cp);
|
|
|
|
}
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C error handler.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
* @param[in] isr content of the ISR register to be decoded
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
static void i2c_lld_serve_error_interrupt(I2CDriver *i2cp, uint32_t isr) {
|
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
|
|
|
/* Clears DMA interrupt flags just to be safe.*/
|
2013-08-04 13:38:53 +00:00
|
|
|
dmaStreamDisable(i2cp->dmatx);
|
|
|
|
dmaStreamDisable(i2cp->dmarx);
|
2015-05-17 10:26:20 +00:00
|
|
|
#else
|
|
|
|
/* Disabling RX and TX interrupts.*/
|
|
|
|
i2cp->i2c->CR1 &= ~(I2C_CR1_TXIE | I2C_CR1_RXIE);
|
|
|
|
#endif
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
if (isr & I2C_ISR_BERR)
|
2013-08-17 15:32:41 +00:00
|
|
|
i2cp->errors |= I2C_BUS_ERROR;
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
if (isr & I2C_ISR_ARLO)
|
2013-08-17 15:32:41 +00:00
|
|
|
i2cp->errors |= I2C_ARBITRATION_LOST;
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
if (isr & I2C_ISR_OVR)
|
2013-08-17 15:32:41 +00:00
|
|
|
i2cp->errors |= I2C_OVERRUN;
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
if (isr & I2C_ISR_TIMEOUT)
|
2013-08-17 15:32:41 +00:00
|
|
|
i2cp->errors |= I2C_TIMEOUT;
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* If some error has been identified then sends wakes the waiting thread.*/
|
2013-08-17 15:32:41 +00:00
|
|
|
if (i2cp->errors != I2C_NO_ERROR)
|
2013-08-19 11:45:52 +00:00
|
|
|
_i2c_wakeup_error_isr(i2cp);
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver interrupt handlers. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C1 || defined(__DOXYGEN__)
|
|
|
|
#if defined(STM32_I2C1_GLOBAL_HANDLER) || defined(__DOXYGEN__)
|
|
|
|
/**
|
|
|
|
* @brief I2C1 event interrupt handler.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_HANDLER(STM32_I2C1_GLOBAL_HANDLER) {
|
2013-08-04 13:38:53 +00:00
|
|
|
uint32_t isr = I2CD1.i2c->ISR;
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_PROLOGUE();
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* Clearing IRQ bits.*/
|
|
|
|
I2CD1.i2c->ICR = isr;
|
|
|
|
|
|
|
|
if (isr & I2C_ERROR_MASK)
|
|
|
|
i2c_lld_serve_error_interrupt(&I2CD1, isr);
|
|
|
|
else if (isr & I2C_INT_MASK)
|
|
|
|
i2c_lld_serve_interrupt(&I2CD1, isr);
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_EPILOGUE();
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#elif defined(STM32_I2C1_EVENT_HANDLER) && defined(STM32_I2C1_ERROR_HANDLER)
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_HANDLER(STM32_I2C1_EVENT_HANDLER) {
|
2013-08-04 13:38:53 +00:00
|
|
|
uint32_t isr = I2CD1.i2c->ISR;
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_PROLOGUE();
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* Clearing IRQ bits.*/
|
|
|
|
I2CD1.i2c->ICR = isr & I2C_INT_MASK;
|
|
|
|
|
|
|
|
i2c_lld_serve_interrupt(&I2CD1, isr);
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_EPILOGUE();
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_HANDLER(STM32_I2C1_ERROR_HANDLER) {
|
2013-08-04 13:38:53 +00:00
|
|
|
uint32_t isr = I2CD1.i2c->ISR;
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_PROLOGUE();
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* Clearing IRQ bits.*/
|
|
|
|
I2CD1.i2c->ICR = isr & I2C_ERROR_MASK;
|
|
|
|
|
|
|
|
i2c_lld_serve_error_interrupt(&I2CD1, isr);
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_EPILOGUE();
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
|
|
|
#error "I2C1 interrupt handlers not defined"
|
|
|
|
#endif
|
|
|
|
#endif /* STM32_I2C_USE_I2C1 */
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2 || defined(__DOXYGEN__)
|
|
|
|
#if defined(STM32_I2C2_GLOBAL_HANDLER) || defined(__DOXYGEN__)
|
|
|
|
/**
|
|
|
|
* @brief I2C2 event interrupt handler.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_HANDLER(STM32_I2C2_GLOBAL_HANDLER) {
|
2013-08-04 13:38:53 +00:00
|
|
|
uint32_t isr = I2CD2.i2c->ISR;
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_PROLOGUE();
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* Clearing IRQ bits.*/
|
|
|
|
I2CD2.i2c->ICR = isr;
|
|
|
|
|
|
|
|
if (isr & I2C_ERROR_MASK)
|
|
|
|
i2c_lld_serve_error_interrupt(&I2CD2, isr);
|
|
|
|
else if (isr & I2C_INT_MASK)
|
|
|
|
i2c_lld_serve_interrupt(&I2CD2, isr);
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_EPILOGUE();
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#elif defined(STM32_I2C2_EVENT_HANDLER) && defined(STM32_I2C2_ERROR_HANDLER)
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_HANDLER(STM32_I2C2_EVENT_HANDLER) {
|
2013-08-04 13:38:53 +00:00
|
|
|
uint32_t isr = I2CD2.i2c->ISR;
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_PROLOGUE();
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* Clearing IRQ bits.*/
|
|
|
|
I2CD2.i2c->ICR = isr & I2C_INT_MASK;
|
|
|
|
|
|
|
|
i2c_lld_serve_interrupt(&I2CD2, isr);
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_EPILOGUE();
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_HANDLER(STM32_I2C2_ERROR_HANDLER) {
|
2013-08-04 13:38:53 +00:00
|
|
|
uint32_t isr = I2CD2.i2c->ISR;
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_PROLOGUE();
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* Clearing IRQ bits.*/
|
|
|
|
I2CD2.i2c->ICR = isr & I2C_ERROR_MASK;
|
|
|
|
|
|
|
|
i2c_lld_serve_error_interrupt(&I2CD2, isr);
|
|
|
|
|
2015-04-07 19:37:46 +00:00
|
|
|
OSAL_IRQ_EPILOGUE();
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
|
|
|
#error "I2C2 interrupt handlers not defined"
|
|
|
|
#endif
|
|
|
|
#endif /* STM32_I2C_USE_I2C2 */
|
|
|
|
|
2015-08-05 14:40:07 +00:00
|
|
|
#if STM32_I2C_USE_I2C3 || defined(__DOXYGEN__)
|
|
|
|
#if defined(STM32_I2C3_GLOBAL_HANDLER) || defined(__DOXYGEN__)
|
|
|
|
/**
|
|
|
|
* @brief I2C3 event interrupt handler.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
OSAL_IRQ_HANDLER(STM32_I2C3_GLOBAL_HANDLER) {
|
|
|
|
uint32_t isr = I2CD3.i2c->ISR;
|
|
|
|
|
|
|
|
OSAL_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
/* Clearing IRQ bits.*/
|
|
|
|
I2CD3.i2c->ICR = isr;
|
|
|
|
|
|
|
|
if (isr & I2C_ERROR_MASK)
|
|
|
|
i2c_lld_serve_error_interrupt(&I2CD3, isr);
|
|
|
|
else if (isr & I2C_INT_MASK)
|
|
|
|
i2c_lld_serve_interrupt(&I2CD3, isr);
|
|
|
|
|
|
|
|
OSAL_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
#elif defined(STM32_I2C3_EVENT_HANDLER) && defined(STM32_I2C3_ERROR_HANDLER)
|
|
|
|
OSAL_IRQ_HANDLER(STM32_I2C3_EVENT_HANDLER) {
|
|
|
|
uint32_t isr = I2CD3.i2c->ISR;
|
|
|
|
|
|
|
|
OSAL_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
/* Clearing IRQ bits.*/
|
|
|
|
I2CD3.i2c->ICR = isr & I2C_INT_MASK;
|
|
|
|
|
|
|
|
i2c_lld_serve_interrupt(&I2CD3, isr);
|
|
|
|
|
|
|
|
OSAL_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
OSAL_IRQ_HANDLER(STM32_I2C3_ERROR_HANDLER) {
|
|
|
|
uint32_t isr = I2CD3.i2c->ISR;
|
|
|
|
|
|
|
|
OSAL_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
/* Clearing IRQ bits.*/
|
|
|
|
I2CD3.i2c->ICR = isr & I2C_ERROR_MASK;
|
|
|
|
|
|
|
|
i2c_lld_serve_error_interrupt(&I2CD3, isr);
|
|
|
|
|
|
|
|
OSAL_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
|
|
|
#error "I2C3 interrupt handlers not defined"
|
|
|
|
#endif
|
|
|
|
#endif /* STM32_I2C_USE_I2C3 */
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C4 || defined(__DOXYGEN__)
|
|
|
|
#if defined(STM32_I2C4_GLOBAL_HANDLER) || defined(__DOXYGEN__)
|
|
|
|
/**
|
|
|
|
* @brief I2C4 event interrupt handler.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
OSAL_IRQ_HANDLER(STM32_I2C4_GLOBAL_HANDLER) {
|
|
|
|
uint32_t isr = I2CD4.i2c->ISR;
|
|
|
|
|
|
|
|
OSAL_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
/* Clearing IRQ bits.*/
|
|
|
|
I2CD4.i2c->ICR = isr;
|
|
|
|
|
|
|
|
if (isr & I2C_ERROR_MASK)
|
|
|
|
i2c_lld_serve_error_interrupt(&I2CD4, isr);
|
|
|
|
else if (isr & I2C_INT_MASK)
|
|
|
|
i2c_lld_serve_interrupt(&I2CD4, isr);
|
|
|
|
|
|
|
|
OSAL_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
#elif defined(STM32_I2C4_EVENT_HANDLER) && defined(STM32_I2C4_ERROR_HANDLER)
|
|
|
|
OSAL_IRQ_HANDLER(STM32_I2C4_EVENT_HANDLER) {
|
|
|
|
uint32_t isr = I2CD4.i2c->ISR;
|
|
|
|
|
|
|
|
OSAL_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
/* Clearing IRQ bits.*/
|
|
|
|
I2CD4.i2c->ICR = isr & I2C_INT_MASK;
|
|
|
|
|
|
|
|
i2c_lld_serve_interrupt(&I2CD4, isr);
|
|
|
|
|
|
|
|
OSAL_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
OSAL_IRQ_HANDLER(STM32_I2C4_ERROR_HANDLER) {
|
|
|
|
uint32_t isr = I2CD4.i2c->ISR;
|
|
|
|
|
|
|
|
OSAL_IRQ_PROLOGUE();
|
|
|
|
|
|
|
|
/* Clearing IRQ bits.*/
|
|
|
|
I2CD4.i2c->ICR = isr & I2C_ERROR_MASK;
|
|
|
|
|
|
|
|
i2c_lld_serve_error_interrupt(&I2CD4, isr);
|
|
|
|
|
|
|
|
OSAL_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
|
|
|
#error "I2C4 interrupt handlers not defined"
|
|
|
|
#endif
|
|
|
|
#endif /* STM32_I2C_USE_I2C4 */
|
|
|
|
|
2013-08-04 13:38:53 +00:00
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver exported functions. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Low level I2C driver initialization.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
void i2c_lld_init(void) {
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C1
|
|
|
|
i2cObjectInit(&I2CD1);
|
|
|
|
I2CD1.thread = NULL;
|
|
|
|
I2CD1.i2c = I2C1;
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
2013-08-04 13:38:53 +00:00
|
|
|
I2CD1.dmarx = STM32_DMA_STREAM(STM32_I2C_I2C1_RX_DMA_STREAM);
|
|
|
|
I2CD1.dmatx = STM32_DMA_STREAM(STM32_I2C_I2C1_TX_DMA_STREAM);
|
2015-05-17 10:26:20 +00:00
|
|
|
#endif
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif /* STM32_I2C_USE_I2C1 */
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2
|
|
|
|
i2cObjectInit(&I2CD2);
|
|
|
|
I2CD2.thread = NULL;
|
|
|
|
I2CD2.i2c = I2C2;
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
2013-08-04 13:38:53 +00:00
|
|
|
I2CD2.dmarx = STM32_DMA_STREAM(STM32_I2C_I2C2_RX_DMA_STREAM);
|
|
|
|
I2CD2.dmatx = STM32_DMA_STREAM(STM32_I2C_I2C2_TX_DMA_STREAM);
|
2015-05-17 10:26:20 +00:00
|
|
|
#endif
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif /* STM32_I2C_USE_I2C2 */
|
2015-08-05 14:40:07 +00:00
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C3
|
|
|
|
i2cObjectInit(&I2CD3);
|
|
|
|
I2CD3.thread = NULL;
|
|
|
|
I2CD3.i2c = I2C3;
|
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
|
|
|
I2CD3.dmarx = STM32_DMA_STREAM(STM32_I2C_I2C3_RX_DMA_STREAM);
|
|
|
|
I2CD3.dmatx = STM32_DMA_STREAM(STM32_I2C_I2C3_TX_DMA_STREAM);
|
|
|
|
#endif
|
|
|
|
#endif /* STM32_I2C_USE_I2C3 */
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C4
|
|
|
|
i2cObjectInit(&I2CD4);
|
|
|
|
I2CD4.thread = NULL;
|
|
|
|
I2CD4.i2c = I2C4;
|
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
|
|
|
I2CD4.dmarx = STM32_DMA_STREAM(STM32_I2C_I2C4_RX_DMA_STREAM);
|
|
|
|
I2CD4.dmatx = STM32_DMA_STREAM(STM32_I2C_I2C4_TX_DMA_STREAM);
|
|
|
|
#endif
|
|
|
|
#endif /* STM32_I2C_USE_I2C4 */
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Configures and activates the I2C peripheral.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
void i2c_lld_start(I2CDriver *i2cp) {
|
|
|
|
I2C_TypeDef *dp = i2cp->i2c;
|
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
|
|
|
/* Common DMA modes.*/
|
2013-08-04 13:38:53 +00:00
|
|
|
i2cp->txdmamode = DMAMODE_COMMON | STM32_DMA_CR_DIR_M2P;
|
|
|
|
i2cp->rxdmamode = DMAMODE_COMMON | STM32_DMA_CR_DIR_P2M;
|
2015-05-17 10:26:20 +00:00
|
|
|
#endif
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* Make sure I2C peripheral is disabled */
|
|
|
|
dp->CR1 &= ~I2C_CR1_PE;
|
|
|
|
|
|
|
|
/* If in stopped state then enables the I2C and DMA clocks.*/
|
|
|
|
if (i2cp->state == I2C_STOP) {
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C1
|
|
|
|
if (&I2CD1 == i2cp) {
|
|
|
|
|
|
|
|
rccResetI2C1();
|
|
|
|
rccEnableI2C1(FALSE);
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
|
|
|
{
|
|
|
|
bool b;
|
|
|
|
|
|
|
|
b = dmaStreamAllocate(i2cp->dmarx,
|
|
|
|
STM32_I2C_I2C1_IRQ_PRIORITY,
|
|
|
|
NULL,
|
|
|
|
(void *)i2cp);
|
|
|
|
osalDbgAssert(!b, "stream already allocated");
|
|
|
|
b = dmaStreamAllocate(i2cp->dmatx,
|
|
|
|
STM32_I2C_I2C1_IRQ_PRIORITY,
|
|
|
|
NULL,
|
|
|
|
(void *)i2cp);
|
|
|
|
osalDbgAssert(!b, "stream already allocated");
|
|
|
|
|
|
|
|
i2cp->rxdmamode |= STM32_DMA_CR_CHSEL(I2C1_RX_DMA_CHANNEL) |
|
|
|
|
STM32_DMA_CR_PL(STM32_I2C_I2C1_DMA_PRIORITY);
|
|
|
|
i2cp->txdmamode |= STM32_DMA_CR_CHSEL(I2C1_TX_DMA_CHANNEL) |
|
|
|
|
STM32_DMA_CR_PL(STM32_I2C_I2C1_DMA_PRIORITY);
|
|
|
|
}
|
|
|
|
#endif /* STM32_I2C_USE_DMA == TRUE */
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
#if defined(STM32_I2C1_GLOBAL_NUMBER) || defined(__DOXYGEN__)
|
2014-05-19 14:11:00 +00:00
|
|
|
nvicEnableVector(STM32_I2C1_GLOBAL_NUMBER, STM32_I2C_I2C1_IRQ_PRIORITY);
|
2013-08-04 13:38:53 +00:00
|
|
|
#elif defined(STM32_I2C1_EVENT_NUMBER) && defined(STM32_I2C1_ERROR_NUMBER)
|
2013-08-17 15:32:41 +00:00
|
|
|
nvicEnableVector(STM32_I2C1_EVENT_NUMBER, STM32_I2C_I2C1_IRQ_PRIORITY);
|
|
|
|
nvicEnableVector(STM32_I2C1_ERROR_NUMBER, STM32_I2C_I2C1_IRQ_PRIORITY);
|
2013-08-04 13:38:53 +00:00
|
|
|
#else
|
|
|
|
#error "I2C1 interrupt numbers not defined"
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
#endif /* STM32_I2C_USE_I2C1 */
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2
|
|
|
|
if (&I2CD2 == i2cp) {
|
|
|
|
|
|
|
|
rccResetI2C2();
|
|
|
|
rccEnableI2C2(FALSE);
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
|
|
|
{
|
|
|
|
bool b;
|
|
|
|
|
|
|
|
b = dmaStreamAllocate(i2cp->dmarx,
|
|
|
|
STM32_I2C_I2C2_IRQ_PRIORITY,
|
|
|
|
NULL,
|
|
|
|
(void *)i2cp);
|
|
|
|
osalDbgAssert(!b, "stream already allocated");
|
|
|
|
b = dmaStreamAllocate(i2cp->dmatx,
|
|
|
|
STM32_I2C_I2C2_IRQ_PRIORITY,
|
|
|
|
NULL,
|
|
|
|
(void *)i2cp);
|
|
|
|
osalDbgAssert(!b, "stream already allocated");
|
|
|
|
|
|
|
|
i2cp->rxdmamode |= STM32_DMA_CR_CHSEL(I2C2_RX_DMA_CHANNEL) |
|
|
|
|
STM32_DMA_CR_PL(STM32_I2C_I2C2_DMA_PRIORITY);
|
|
|
|
i2cp->txdmamode |= STM32_DMA_CR_CHSEL(I2C2_TX_DMA_CHANNEL) |
|
|
|
|
STM32_DMA_CR_PL(STM32_I2C_I2C2_DMA_PRIORITY);
|
|
|
|
}
|
|
|
|
#endif /*STM32_I2C_USE_DMA == TRUE */
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
#if defined(STM32_I2C2_GLOBAL_NUMBER) || defined(__DOXYGEN__)
|
2014-05-19 14:11:00 +00:00
|
|
|
nvicEnableVector(STM32_I2C2_GLOBAL_NUMBER, STM32_I2C_I2C2_IRQ_PRIORITY);
|
2013-08-04 13:38:53 +00:00
|
|
|
#elif defined(STM32_I2C2_EVENT_NUMBER) && defined(STM32_I2C2_ERROR_NUMBER)
|
2013-08-17 15:32:41 +00:00
|
|
|
nvicEnableVector(STM32_I2C2_EVENT_NUMBER, STM32_I2C_I2C2_IRQ_PRIORITY);
|
|
|
|
nvicEnableVector(STM32_I2C2_ERROR_NUMBER, STM32_I2C_I2C2_IRQ_PRIORITY);
|
2013-08-04 13:38:53 +00:00
|
|
|
#else
|
|
|
|
#error "I2C2 interrupt numbers not defined"
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
#endif /* STM32_I2C_USE_I2C2 */
|
2015-08-05 14:40:07 +00:00
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C3
|
|
|
|
if (&I2CD3 == i2cp) {
|
|
|
|
|
|
|
|
rccResetI2C3();
|
|
|
|
rccEnableI2C3(FALSE);
|
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
|
|
|
{
|
|
|
|
bool b;
|
|
|
|
|
|
|
|
b = dmaStreamAllocate(i2cp->dmarx,
|
|
|
|
STM32_I2C_I2C3_IRQ_PRIORITY,
|
|
|
|
NULL,
|
|
|
|
(void *)i2cp);
|
|
|
|
osalDbgAssert(!b, "stream already allocated");
|
|
|
|
b = dmaStreamAllocate(i2cp->dmatx,
|
|
|
|
STM32_I2C_I2C3_IRQ_PRIORITY,
|
|
|
|
NULL,
|
|
|
|
(void *)i2cp);
|
|
|
|
osalDbgAssert(!b, "stream already allocated");
|
|
|
|
|
|
|
|
i2cp->rxdmamode |= STM32_DMA_CR_CHSEL(I2C3_RX_DMA_CHANNEL) |
|
|
|
|
STM32_DMA_CR_PL(STM32_I2C_I2C3_DMA_PRIORITY);
|
|
|
|
i2cp->txdmamode |= STM32_DMA_CR_CHSEL(I2C3_TX_DMA_CHANNEL) |
|
|
|
|
STM32_DMA_CR_PL(STM32_I2C_I2C3_DMA_PRIORITY);
|
|
|
|
}
|
|
|
|
#endif /*STM32_I2C_USE_DMA == TRUE */
|
|
|
|
|
|
|
|
#if defined(STM32_I2C3_GLOBAL_NUMBER) || defined(__DOXYGEN__)
|
|
|
|
nvicEnableVector(STM32_I2C3_GLOBAL_NUMBER, STM32_I2C_I2C3_IRQ_PRIORITY);
|
|
|
|
#elif defined(STM32_I2C3_EVENT_NUMBER) && defined(STM32_I2C3_ERROR_NUMBER)
|
|
|
|
nvicEnableVector(STM32_I2C3_EVENT_NUMBER, STM32_I2C_I2C3_IRQ_PRIORITY);
|
|
|
|
nvicEnableVector(STM32_I2C3_ERROR_NUMBER, STM32_I2C_I2C3_IRQ_PRIORITY);
|
|
|
|
#else
|
|
|
|
#error "I2C3 interrupt numbers not defined"
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
#endif /* STM32_I2C_USE_I2C3 */
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C4
|
|
|
|
if (&I2CD4 == i2cp) {
|
|
|
|
|
|
|
|
rccResetI2C4();
|
|
|
|
rccEnableI2C4(FALSE);
|
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
|
|
|
{
|
|
|
|
bool b;
|
|
|
|
|
|
|
|
b = dmaStreamAllocate(i2cp->dmarx,
|
|
|
|
STM32_I2C_I2C4_IRQ_PRIORITY,
|
|
|
|
NULL,
|
|
|
|
(void *)i2cp);
|
|
|
|
osalDbgAssert(!b, "stream already allocated");
|
|
|
|
b = dmaStreamAllocate(i2cp->dmatx,
|
|
|
|
STM32_I2C_I2C4_IRQ_PRIORITY,
|
|
|
|
NULL,
|
|
|
|
(void *)i2cp);
|
|
|
|
osalDbgAssert(!b, "stream already allocated");
|
|
|
|
|
|
|
|
i2cp->rxdmamode |= STM32_DMA_CR_CHSEL(I2C4_RX_DMA_CHANNEL) |
|
|
|
|
STM32_DMA_CR_PL(STM32_I2C_I2C4_DMA_PRIORITY);
|
|
|
|
i2cp->txdmamode |= STM32_DMA_CR_CHSEL(I2C4_TX_DMA_CHANNEL) |
|
|
|
|
STM32_DMA_CR_PL(STM32_I2C_I2C4_DMA_PRIORITY);
|
|
|
|
}
|
|
|
|
#endif /*STM32_I2C_USE_DMA == TRUE */
|
|
|
|
|
|
|
|
#if defined(STM32_I2C4_GLOBAL_NUMBER) || defined(__DOXYGEN__)
|
|
|
|
nvicEnableVector(STM32_I2C4_GLOBAL_NUMBER, STM32_I2C_I2C4_IRQ_PRIORITY);
|
|
|
|
#elif defined(STM32_I2C4_EVENT_NUMBER) && defined(STM32_I2C4_ERROR_NUMBER)
|
|
|
|
nvicEnableVector(STM32_I2C4_EVENT_NUMBER, STM32_I2C_I2C4_IRQ_PRIORITY);
|
|
|
|
nvicEnableVector(STM32_I2C4_ERROR_NUMBER, STM32_I2C_I2C4_IRQ_PRIORITY);
|
|
|
|
#else
|
|
|
|
#error "I2C4 interrupt numbers not defined"
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
#endif /* STM32_I2C_USE_I2C4 */
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
2013-08-04 13:38:53 +00:00
|
|
|
/* I2C registers pointed by the DMA.*/
|
|
|
|
dmaStreamSetPeripheral(i2cp->dmarx, &dp->RXDR);
|
|
|
|
dmaStreamSetPeripheral(i2cp->dmatx, &dp->TXDR);
|
2015-05-17 10:26:20 +00:00
|
|
|
#endif
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* Reset i2c peripheral, the TCIE bit will be handled separately.*/
|
2015-11-14 18:38:36 +00:00
|
|
|
dp->CR1 = i2cp->config->cr1 |
|
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
|
|
|
I2C_CR1_TXDMAEN | I2C_CR1_RXDMAEN | /* Enable only if using DMA */
|
|
|
|
#endif
|
|
|
|
I2C_CR1_ERRIE | I2C_CR1_NACKIE;
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* Setup I2C parameters.*/
|
|
|
|
dp->TIMINGR = i2cp->config->timingr;
|
|
|
|
|
|
|
|
/* Ready to go.*/
|
|
|
|
dp->CR1 |= I2C_CR1_PE;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Deactivates the I2C peripheral.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
void i2c_lld_stop(I2CDriver *i2cp) {
|
|
|
|
|
|
|
|
/* If not in stopped state then disables the I2C clock.*/
|
|
|
|
if (i2cp->state != I2C_STOP) {
|
|
|
|
|
|
|
|
/* I2C disable.*/
|
|
|
|
i2c_lld_abort_operation(i2cp);
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
2013-08-04 13:38:53 +00:00
|
|
|
dmaStreamRelease(i2cp->dmatx);
|
|
|
|
dmaStreamRelease(i2cp->dmarx);
|
2015-05-17 10:26:20 +00:00
|
|
|
#endif
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C1
|
|
|
|
if (&I2CD1 == i2cp) {
|
|
|
|
#if defined(STM32_I2C1_GLOBAL_NUMBER) || defined(__DOXYGEN__)
|
|
|
|
nvicDisableVector(STM32_I2C1_GLOBAL_NUMBER);
|
|
|
|
#elif defined(STM32_I2C1_EVENT_NUMBER) && defined(STM32_I2C1_ERROR_NUMBER)
|
|
|
|
nvicDisableVector(STM32_I2C1_EVENT_NUMBER);
|
|
|
|
nvicDisableVector(STM32_I2C1_ERROR_NUMBER);
|
|
|
|
#else
|
|
|
|
#error "I2C1 interrupt numbers not defined"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
rccDisableI2C1(FALSE);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2
|
|
|
|
if (&I2CD2 == i2cp) {
|
|
|
|
#if defined(STM32_I2C2_GLOBAL_NUMBER) || defined(__DOXYGEN__)
|
|
|
|
nvicDisableVector(STM32_I2C2_GLOBAL_NUMBER);
|
|
|
|
#elif defined(STM32_I2C2_EVENT_NUMBER) && defined(STM32_I2C2_ERROR_NUMBER)
|
|
|
|
nvicDisableVector(STM32_I2C2_EVENT_NUMBER);
|
|
|
|
nvicDisableVector(STM32_I2C2_ERROR_NUMBER);
|
|
|
|
#else
|
|
|
|
#error "I2C2 interrupt numbers not defined"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
rccDisableI2C2(FALSE);
|
|
|
|
}
|
|
|
|
#endif
|
2015-08-05 14:40:07 +00:00
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C3
|
|
|
|
if (&I2CD3 == i2cp) {
|
|
|
|
#if defined(STM32_I2C3_GLOBAL_NUMBER) || defined(__DOXYGEN__)
|
|
|
|
nvicDisableVector(STM32_I2C3_GLOBAL_NUMBER);
|
|
|
|
#elif defined(STM32_I2C3_EVENT_NUMBER) && defined(STM32_I2C3_ERROR_NUMBER)
|
|
|
|
nvicDisableVector(STM32_I2C3_EVENT_NUMBER);
|
|
|
|
nvicDisableVector(STM32_I2C3_ERROR_NUMBER);
|
|
|
|
#else
|
|
|
|
#error "I2C3 interrupt numbers not defined"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
rccDisableI2C3(FALSE);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C4
|
|
|
|
if (&I2CD4 == i2cp) {
|
|
|
|
#if defined(STM32_I2C4_GLOBAL_NUMBER) || defined(__DOXYGEN__)
|
|
|
|
nvicDisableVector(STM32_I2C4_GLOBAL_NUMBER);
|
|
|
|
#elif defined(STM32_I2C4_EVENT_NUMBER) && defined(STM32_I2C4_ERROR_NUMBER)
|
|
|
|
nvicDisableVector(STM32_I2C4_EVENT_NUMBER);
|
|
|
|
nvicDisableVector(STM32_I2C4_ERROR_NUMBER);
|
|
|
|
#else
|
|
|
|
#error "I2C4 interrupt numbers not defined"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
rccDisableI2C4(FALSE);
|
|
|
|
}
|
|
|
|
#endif
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Receives data via the I2C bus as master.
|
|
|
|
* @details Number of receiving bytes must be more than 1 on STM32F1x. This is
|
|
|
|
* hardware restriction.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
* @param[in] addr slave device address
|
|
|
|
* @param[out] rxbuf pointer to the receive buffer
|
|
|
|
* @param[in] rxbytes number of bytes to be received
|
|
|
|
* @param[in] timeout the number of ticks before the operation timeouts,
|
|
|
|
* the following special values are allowed:
|
|
|
|
* - @a TIME_INFINITE no timeout.
|
|
|
|
* .
|
|
|
|
* @return The operation status.
|
2013-08-17 15:32:41 +00:00
|
|
|
* @retval MSG_OK if the function succeeded.
|
|
|
|
* @retval MSG_RESET if one or more I2C errors occurred, the errors can
|
2013-08-04 13:38:53 +00:00
|
|
|
* be retrieved using @p i2cGetErrors().
|
2013-08-17 15:32:41 +00:00
|
|
|
* @retval MSG_TIMEOUT if a timeout occurred before operation end. <b>After a
|
2013-08-04 13:38:53 +00:00
|
|
|
* timeout the driver must be stopped and restarted
|
|
|
|
* because the bus is in an uncertain state</b>.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
msg_t i2c_lld_master_receive_timeout(I2CDriver *i2cp, i2caddr_t addr,
|
|
|
|
uint8_t *rxbuf, size_t rxbytes,
|
|
|
|
systime_t timeout) {
|
2015-04-17 16:16:27 +00:00
|
|
|
msg_t msg;
|
2013-08-04 13:38:53 +00:00
|
|
|
I2C_TypeDef *dp = i2cp->i2c;
|
2013-08-19 11:45:52 +00:00
|
|
|
systime_t start, end;
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* Resetting error flags for this transfer.*/
|
2013-08-17 15:32:41 +00:00
|
|
|
i2cp->errors = I2C_NO_ERROR;
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* Releases the lock from high level driver.*/
|
2013-08-17 15:32:41 +00:00
|
|
|
osalSysUnlock();
|
2013-08-04 13:38:53 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
2013-08-24 08:22:49 +00:00
|
|
|
/* RX DMA setup.*/
|
|
|
|
dmaStreamSetMode(i2cp->dmarx, i2cp->rxdmamode);
|
|
|
|
dmaStreamSetMemory0(i2cp->dmarx, rxbuf);
|
|
|
|
dmaStreamSetTransactionSize(i2cp->dmarx, rxbytes);
|
2015-05-17 10:26:20 +00:00
|
|
|
#else
|
|
|
|
i2cp->rxptr = rxbuf;
|
|
|
|
i2cp->rxbytes = rxbytes;
|
|
|
|
#endif
|
2013-08-24 08:22:49 +00:00
|
|
|
|
2013-08-19 11:45:52 +00:00
|
|
|
/* Calculating the time window for the timeout on the busy bus condition.*/
|
|
|
|
start = osalOsGetSystemTimeX();
|
|
|
|
end = start + OSAL_MS2ST(STM32_I2C_BUSY_TIMEOUT);
|
|
|
|
|
|
|
|
/* Waits until BUSY flag is reset or, alternatively, for a timeout
|
|
|
|
condition.*/
|
|
|
|
while (true) {
|
2013-08-17 15:32:41 +00:00
|
|
|
osalSysLock();
|
2013-08-19 11:45:52 +00:00
|
|
|
|
|
|
|
/* If the bus is not busy then the operation can continue, note, the
|
|
|
|
loop is exited in the locked state.*/
|
2013-08-24 08:22:49 +00:00
|
|
|
if ((dp->ISR & I2C_ISR_BUSY) == 0)
|
2013-08-19 11:45:52 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
/* If the system time went outside the allowed window then a timeout
|
|
|
|
condition is returned.*/
|
2015-04-14 18:31:15 +00:00
|
|
|
if (!osalOsIsTimeWithinX(osalOsGetSystemTimeX(), start, end)) {
|
2013-08-17 15:32:41 +00:00
|
|
|
return MSG_TIMEOUT;
|
2015-04-14 18:31:15 +00:00
|
|
|
}
|
2013-08-19 11:45:52 +00:00
|
|
|
|
2013-08-17 15:32:41 +00:00
|
|
|
osalSysUnlock();
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
2015-04-17 16:16:27 +00:00
|
|
|
/* Setting up the slave address.*/
|
|
|
|
i2c_lld_set_address(i2cp, addr);
|
|
|
|
|
2015-04-17 13:12:09 +00:00
|
|
|
/* Setting up the peripheral.*/
|
2015-05-17 10:26:20 +00:00
|
|
|
i2c_lld_setup_rx_transfer(i2cp);
|
2013-08-04 13:38:53 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
2015-04-17 16:16:27 +00:00
|
|
|
/* Enabling RX DMA.*/
|
2013-08-04 13:38:53 +00:00
|
|
|
dmaStreamEnable(i2cp->dmarx);
|
|
|
|
|
2015-04-17 16:16:27 +00:00
|
|
|
/* Transfer complete interrupt enabled.*/
|
|
|
|
dp->CR1 |= I2C_CR1_TCIE;
|
2015-05-17 10:26:20 +00:00
|
|
|
#else
|
|
|
|
|
|
|
|
/* Transfer complete and RX interrupts enabled.*/
|
|
|
|
dp->CR1 |= I2C_CR1_TCIE | I2C_CR1_RXIE;
|
|
|
|
#endif
|
2015-04-17 16:16:27 +00:00
|
|
|
|
2013-08-04 13:38:53 +00:00
|
|
|
/* Starts the operation.*/
|
|
|
|
dp->CR2 |= I2C_CR2_START;
|
|
|
|
|
|
|
|
/* Waits for the operation completion or a timeout.*/
|
2015-04-17 16:16:27 +00:00
|
|
|
msg = osalThreadSuspendTimeoutS(&i2cp->thread, timeout);
|
|
|
|
|
|
|
|
/* In case of a software timeout a STOP is sent as an extreme attempt
|
|
|
|
to release the bus.*/
|
|
|
|
if (msg == MSG_TIMEOUT) {
|
|
|
|
dp->CR2 |= I2C_CR2_STOP;
|
|
|
|
}
|
|
|
|
|
|
|
|
return msg;
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Transmits data via the I2C bus as master.
|
|
|
|
* @details Number of receiving bytes must be 0 or more than 1 on STM32F1x.
|
|
|
|
* This is hardware restriction.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
* @param[in] addr slave device address
|
|
|
|
* @param[in] txbuf pointer to the transmit buffer
|
|
|
|
* @param[in] txbytes number of bytes to be transmitted
|
|
|
|
* @param[out] rxbuf pointer to the receive buffer
|
|
|
|
* @param[in] rxbytes number of bytes to be received
|
|
|
|
* @param[in] timeout the number of ticks before the operation timeouts,
|
|
|
|
* the following special values are allowed:
|
|
|
|
* - @a TIME_INFINITE no timeout.
|
|
|
|
* .
|
|
|
|
* @return The operation status.
|
2013-08-17 15:32:41 +00:00
|
|
|
* @retval MSG_OK if the function succeeded.
|
|
|
|
* @retval MSG_RESET if one or more I2C errors occurred, the errors can
|
2013-08-04 13:38:53 +00:00
|
|
|
* be retrieved using @p i2cGetErrors().
|
2013-08-17 15:32:41 +00:00
|
|
|
* @retval MSG_TIMEOUT if a timeout occurred before operation end. <b>After a
|
2013-08-04 13:38:53 +00:00
|
|
|
* timeout the driver must be stopped and restarted
|
|
|
|
* because the bus is in an uncertain state</b>.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
msg_t i2c_lld_master_transmit_timeout(I2CDriver *i2cp, i2caddr_t addr,
|
|
|
|
const uint8_t *txbuf, size_t txbytes,
|
|
|
|
uint8_t *rxbuf, size_t rxbytes,
|
|
|
|
systime_t timeout) {
|
2015-04-17 16:16:27 +00:00
|
|
|
msg_t msg;
|
2013-08-04 13:38:53 +00:00
|
|
|
I2C_TypeDef *dp = i2cp->i2c;
|
2013-08-19 11:45:52 +00:00
|
|
|
systime_t start, end;
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* Resetting error flags for this transfer.*/
|
2013-08-17 15:32:41 +00:00
|
|
|
i2cp->errors = I2C_NO_ERROR;
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
/* Releases the lock from high level driver.*/
|
2013-08-17 15:32:41 +00:00
|
|
|
osalSysUnlock();
|
2013-08-04 13:38:53 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
2013-08-24 08:22:49 +00:00
|
|
|
/* TX DMA setup.*/
|
|
|
|
dmaStreamSetMode(i2cp->dmatx, i2cp->txdmamode);
|
|
|
|
dmaStreamSetMemory0(i2cp->dmatx, txbuf);
|
|
|
|
dmaStreamSetTransactionSize(i2cp->dmatx, txbytes);
|
|
|
|
|
2015-04-17 13:12:09 +00:00
|
|
|
/* RX DMA setup, note, rxbytes can be zero but we write the value anyway.*/
|
2013-08-24 08:22:49 +00:00
|
|
|
dmaStreamSetMode(i2cp->dmarx, i2cp->rxdmamode);
|
|
|
|
dmaStreamSetMemory0(i2cp->dmarx, rxbuf);
|
|
|
|
dmaStreamSetTransactionSize(i2cp->dmarx, rxbytes);
|
2015-05-17 10:26:20 +00:00
|
|
|
#else
|
|
|
|
i2cp->txptr = txbuf;
|
|
|
|
i2cp->txbytes = txbytes;
|
|
|
|
i2cp->rxptr = rxbuf;
|
|
|
|
i2cp->rxbytes = rxbytes;
|
|
|
|
#endif
|
2013-08-24 08:22:49 +00:00
|
|
|
|
2013-08-19 11:45:52 +00:00
|
|
|
/* Calculating the time window for the timeout on the busy bus condition.*/
|
|
|
|
start = osalOsGetSystemTimeX();
|
|
|
|
end = start + OSAL_MS2ST(STM32_I2C_BUSY_TIMEOUT);
|
|
|
|
|
|
|
|
/* Waits until BUSY flag is reset or, alternatively, for a timeout
|
|
|
|
condition.*/
|
|
|
|
while (true) {
|
2013-08-17 15:32:41 +00:00
|
|
|
osalSysLock();
|
2013-08-19 11:45:52 +00:00
|
|
|
|
|
|
|
/* If the bus is not busy then the operation can continue, note, the
|
|
|
|
loop is exited in the locked state.*/
|
2013-08-24 08:22:49 +00:00
|
|
|
if ((dp->ISR & I2C_ISR_BUSY) == 0)
|
2013-08-19 11:45:52 +00:00
|
|
|
break;
|
|
|
|
|
|
|
|
/* If the system time went outside the allowed window then a timeout
|
|
|
|
condition is returned.*/
|
2015-04-14 18:31:15 +00:00
|
|
|
if (!osalOsIsTimeWithinX(osalOsGetSystemTimeX(), start, end)) {
|
2013-08-17 15:32:41 +00:00
|
|
|
return MSG_TIMEOUT;
|
2015-04-14 18:31:15 +00:00
|
|
|
}
|
2013-08-19 11:45:52 +00:00
|
|
|
|
2013-08-17 15:32:41 +00:00
|
|
|
osalSysUnlock();
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
2015-04-17 16:16:27 +00:00
|
|
|
/* Setting up the slave address.*/
|
|
|
|
i2c_lld_set_address(i2cp, addr);
|
2013-08-04 13:38:53 +00:00
|
|
|
|
2015-04-17 16:16:27 +00:00
|
|
|
/* Preparing the transfer.*/
|
2015-05-17 10:26:20 +00:00
|
|
|
i2c_lld_setup_tx_transfer(i2cp);
|
2015-04-17 16:16:27 +00:00
|
|
|
|
2015-05-17 10:26:20 +00:00
|
|
|
#if STM32_I2C_USE_DMA == TRUE
|
2015-04-17 16:16:27 +00:00
|
|
|
/* Enabling TX DMA.*/
|
2013-08-04 13:38:53 +00:00
|
|
|
dmaStreamEnable(i2cp->dmatx);
|
|
|
|
|
2015-04-17 16:16:27 +00:00
|
|
|
/* Transfer complete interrupt enabled.*/
|
|
|
|
dp->CR1 |= I2C_CR1_TCIE;
|
2015-05-17 10:26:20 +00:00
|
|
|
#else
|
|
|
|
/* Transfer complete and TX interrupts enabled.*/
|
|
|
|
dp->CR1 |= I2C_CR1_TCIE | I2C_CR1_TXIE;
|
|
|
|
#endif
|
2015-04-17 16:16:27 +00:00
|
|
|
|
|
|
|
/* Starts the operation.*/
|
2013-08-04 13:38:53 +00:00
|
|
|
dp->CR2 |= I2C_CR2_START;
|
|
|
|
|
|
|
|
/* Waits for the operation completion or a timeout.*/
|
2015-04-17 16:16:27 +00:00
|
|
|
msg = osalThreadSuspendTimeoutS(&i2cp->thread, timeout);
|
|
|
|
|
|
|
|
/* In case of a software timeout a STOP is sent as an extreme attempt
|
|
|
|
to release the bus.*/
|
|
|
|
if (msg == MSG_TIMEOUT) {
|
|
|
|
dp->CR2 |= I2C_CR2_STOP;
|
|
|
|
}
|
|
|
|
|
|
|
|
return msg;
|
2013-08-04 13:38:53 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* HAL_USE_I2C */
|
|
|
|
|
|
|
|
/** @} */
|