2013-08-04 13:38:53 +00:00
|
|
|
/*
|
2015-01-11 13:56:55 +00:00
|
|
|
ChibiOS - Copyright (C) 2006..2015 Giovanni Di Sirio
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
you may not use this file except in compliance with the License.
|
|
|
|
You may obtain a copy of the License at
|
|
|
|
|
|
|
|
http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
|
|
|
|
Unless required by applicable law or agreed to in writing, software
|
|
|
|
distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
See the License for the specific language governing permissions and
|
|
|
|
limitations under the License.
|
|
|
|
*/
|
|
|
|
/*
|
|
|
|
Concepts and parts of this file have been contributed by Uladzimir Pylinsky
|
|
|
|
aka barthess.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file STM32/I2Cv1/i2c_lld.h
|
|
|
|
* @brief STM32 I2C subsystem low level driver header.
|
|
|
|
*
|
|
|
|
* @addtogroup I2C
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _I2C_LLD_H_
|
|
|
|
#define _I2C_LLD_H_
|
|
|
|
|
|
|
|
#if HAL_USE_I2C || defined(__DOXYGEN__)
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver constants. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Peripheral clock frequency.
|
|
|
|
*/
|
|
|
|
#define I2C_CLK_FREQ ((STM32_PCLK1) / 1000000)
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver pre-compile time settings. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @name Configuration options
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
/**
|
|
|
|
* @brief I2C1 driver enable switch.
|
|
|
|
* @details If set to @p TRUE the support for I2C1 is included.
|
|
|
|
* @note The default is @p FALSE.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_USE_I2C1) || defined(__DOXYGEN__)
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_USE_I2C1 FALSE
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C2 driver enable switch.
|
|
|
|
* @details If set to @p TRUE the support for I2C2 is included.
|
|
|
|
* @note The default is @p FALSE.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_USE_I2C2) || defined(__DOXYGEN__)
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_USE_I2C2 FALSE
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C3 driver enable switch.
|
|
|
|
* @details If set to @p TRUE the support for I2C3 is included.
|
|
|
|
* @note The default is @p FALSE.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_USE_I2C3) || defined(__DOXYGEN__)
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_USE_I2C3 FALSE
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C timeout on busy condition in milliseconds.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_BUSY_TIMEOUT) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_BUSY_TIMEOUT 50
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C1 interrupt priority level setting.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C1_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_I2C1_IRQ_PRIORITY 10
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C2 interrupt priority level setting.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C2_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_I2C2_IRQ_PRIORITY 10
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C3 interrupt priority level setting.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C3_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_I2C3_IRQ_PRIORITY 10
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C1 DMA priority (0..3|lowest..highest).
|
|
|
|
* @note The priority level is used for both the TX and RX DMA streams but
|
|
|
|
* because of the streams ordering the RX stream has always priority
|
|
|
|
* over the TX stream.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C1_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_I2C1_DMA_PRIORITY 1
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C2 DMA priority (0..3|lowest..highest).
|
|
|
|
* @note The priority level is used for both the TX and RX DMA streams but
|
|
|
|
* because of the streams ordering the RX stream has always priority
|
|
|
|
* over the TX stream.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C2_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_I2C2_DMA_PRIORITY 1
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C3 DMA priority (0..3|lowest..highest).
|
|
|
|
* @note The priority level is used for both the TX and RX DMA streams but
|
|
|
|
* because of the streams ordering the RX stream has always priority
|
|
|
|
* over the TX stream.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C3_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_I2C3_DMA_PRIORITY 1
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C DMA error hook.
|
|
|
|
* @note The default action for DMA errors is a system halt because DMA
|
|
|
|
* error can only happen because programming errors.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_DMA_ERROR_HOOK) || defined(__DOXYGEN__)
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_DMA_ERROR_HOOK(i2cp) chSysHalt("DMA failure")
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_ADVANCED_DMA || defined(__DOXYGEN__)
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA stream used for I2C1 RX operations.
|
|
|
|
* @note This option is only available on platforms with enhanced DMA.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C1_RX_DMA_STREAM) || defined(__DOXYGEN__)
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA stream used for I2C1 TX operations.
|
|
|
|
* @note This option is only available on platforms with enhanced DMA.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C1_TX_DMA_STREAM) || defined(__DOXYGEN__)
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA stream used for I2C2 RX operations.
|
|
|
|
* @note This option is only available on platforms with enhanced DMA.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C2_RX_DMA_STREAM) || defined(__DOXYGEN__)
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA stream used for I2C2 TX operations.
|
|
|
|
* @note This option is only available on platforms with enhanced DMA.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C2_TX_DMA_STREAM) || defined(__DOXYGEN__)
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA stream used for I2C3 RX operations.
|
|
|
|
* @note This option is only available on platforms with enhanced DMA.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C3_RX_DMA_STREAM) || defined(__DOXYGEN__)
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA stream used for I2C3 TX operations.
|
|
|
|
* @note This option is only available on platforms with enhanced DMA.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C3_TX_DMA_STREAM) || defined(__DOXYGEN__)
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#else /* !STM32_ADVANCED_DMA */
|
|
|
|
|
|
|
|
/* Fixed streams for platforms using the old DMA peripheral, the values are
|
|
|
|
valid for both STM32F1xx and STM32L1xx.*/
|
2013-08-24 08:22:49 +00:00
|
|
|
#define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
|
|
|
|
#define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
|
|
|
|
#define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
|
|
|
|
#define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
#endif /* !STM32_ADVANCED_DMA*/
|
|
|
|
|
|
|
|
/* Flag for the whole STM32F1XX family. */
|
|
|
|
#if defined(STM32F10X_LD_VL) || defined(STM32F10X_MD_VL) || \
|
2013-10-05 18:35:39 +00:00
|
|
|
defined(STM32F10X_HD_VL) || defined(STM32F10X_LD) || \
|
|
|
|
defined(STM32F10X_MD) || defined(STM32F10X_HD) || \
|
|
|
|
defined(STM32F10X_XL) || defined(STM32F10X_CL)
|
2013-08-04 13:38:53 +00:00
|
|
|
#define STM32F1XX_I2C
|
|
|
|
#endif
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Derived constants and error checks. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/** @brief error checks */
|
|
|
|
#if STM32_I2C_USE_I2C1 && !STM32_HAS_I2C1
|
|
|
|
#error "I2C1 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2 && !STM32_HAS_I2C2
|
|
|
|
#error "I2C2 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C3 && !STM32_HAS_I2C3
|
|
|
|
#error "I2C3 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if !STM32_I2C_USE_I2C1 && !STM32_I2C_USE_I2C2 && \
|
|
|
|
!STM32_I2C_USE_I2C3
|
|
|
|
#error "I2C driver activated but no I2C peripheral assigned"
|
|
|
|
#endif
|
|
|
|
|
2013-10-05 18:35:39 +00:00
|
|
|
#if STM32_I2C_USE_I2C1 && \
|
|
|
|
!CORTEX_IS_VALID_KERNEL_PRIORITY(STM32_I2C_I2C1_IRQ_PRIORITY)
|
|
|
|
#error "Invalid IRQ priority assigned to I2C1"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2 && \
|
|
|
|
!CORTEX_IS_VALID_KERNEL_PRIORITY(STM32_I2C_I2C2_IRQ_PRIORITY)
|
|
|
|
#error "Invalid IRQ priority assigned to I2C2"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C3 && \
|
|
|
|
!CORTEX_IS_VALID_KERNEL_PRIORITY(STM32_I2C_I2C3_IRQ_PRIORITY)
|
|
|
|
#error "Invalid IRQ priority assigned to I2C3"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C1 && \
|
|
|
|
!STM32_DMA_IS_VALID_PRIORITY(STM32_I2C_I2C1_DMA_PRIORITY)
|
|
|
|
#error "Invalid DMA priority assigned to I2C1"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2 && \
|
|
|
|
!STM32_DMA_IS_VALID_PRIORITY(STM32_I2C_I2C2_DMA_PRIORITY)
|
|
|
|
#error "Invalid DMA priority assigned to I2C2"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C3 && \
|
|
|
|
!STM32_DMA_IS_VALID_PRIORITY(STM32_I2C_I2C3_DMA_PRIORITY)
|
|
|
|
#error "Invalid DMA priority assigned to I2C3"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* The following checks are only required when there is a DMA able to
|
|
|
|
reassign streams to different channels.*/
|
|
|
|
#if STM32_ADVANCED_DMA
|
|
|
|
/* Check on the presence of the DMA streams settings in mcuconf.h.*/
|
|
|
|
#if STM32_I2C_USE_I2C1 && (!defined(STM32_I2C_I2C1_RX_DMA_STREAM) || \
|
|
|
|
!defined(STM32_I2C_I2C1_TX_DMA_STREAM))
|
|
|
|
#error "I2C1 DMA streams not defined"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2 && (!defined(STM32_I2C_I2C2_RX_DMA_STREAM) || \
|
|
|
|
!defined(STM32_I2C_I2C2_TX_DMA_STREAM))
|
|
|
|
#error "I2C2 DMA streams not defined"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Check on the validity of the assigned DMA channels.*/
|
2013-08-04 13:38:53 +00:00
|
|
|
#if STM32_I2C_USE_I2C1 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_I2C_I2C1_RX_DMA_STREAM, \
|
|
|
|
STM32_I2C1_RX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to I2C1 RX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C1 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_I2C_I2C1_TX_DMA_STREAM, \
|
|
|
|
STM32_I2C1_TX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to I2C1 TX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_I2C_I2C2_RX_DMA_STREAM, \
|
|
|
|
STM32_I2C2_RX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to I2C2 RX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_I2C_I2C2_TX_DMA_STREAM, \
|
|
|
|
STM32_I2C2_TX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to I2C2 TX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C3 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_I2C_I2C3_RX_DMA_STREAM, \
|
|
|
|
STM32_I2C3_RX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to I2C3 RX"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C3 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_I2C_I2C3_TX_DMA_STREAM, \
|
|
|
|
STM32_I2C3_TX_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to I2C3 TX"
|
|
|
|
#endif
|
2013-10-05 18:35:39 +00:00
|
|
|
#endif /* STM32_ADVANCED_DMA */
|
2013-08-04 13:38:53 +00:00
|
|
|
|
|
|
|
#if !defined(STM32_DMA_REQUIRED)
|
|
|
|
#define STM32_DMA_REQUIRED
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Check clock range. */
|
|
|
|
#if defined(STM32F4XX)
|
|
|
|
#if !(I2C_CLK_FREQ >= 2) && (I2C_CLK_FREQ <= 42)
|
|
|
|
#error "I2C peripheral clock frequency out of range."
|
|
|
|
#endif
|
|
|
|
|
2014-05-12 09:06:49 +00:00
|
|
|
#elif defined(STM32L1XX)
|
2013-08-04 13:38:53 +00:00
|
|
|
#if !(I2C_CLK_FREQ >= 2) && (I2C_CLK_FREQ <= 32)
|
|
|
|
#error "I2C peripheral clock frequency out of range."
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#elif defined(STM32F2XX)
|
|
|
|
#if !(I2C_CLK_FREQ >= 2) && (I2C_CLK_FREQ <= 30)
|
|
|
|
#error "I2C peripheral clock frequency out of range."
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#elif defined(STM32F10X_LD_VL) || defined(STM32F10X_MD_VL) || \
|
|
|
|
defined(STM32F10X_HD_VL)
|
|
|
|
#if !(I2C_CLK_FREQ >= 2) && (I2C_CLK_FREQ <= 24)
|
|
|
|
#error "I2C peripheral clock frequency out of range."
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#elif defined(STM32F10X_LD) || defined(STM32F10X_MD) || \
|
|
|
|
defined(STM32F10X_HD) || defined(STM32F10X_XL) || \
|
|
|
|
defined(STM32F10X_CL)
|
|
|
|
#if !(I2C_CLK_FREQ >= 2) && (I2C_CLK_FREQ <= 36)
|
|
|
|
#error "I2C peripheral clock frequency out of range."
|
|
|
|
#endif
|
|
|
|
#else
|
|
|
|
#error "unspecified, unsupported or invalid STM32 platform"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver data structures and types. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
2014-11-02 16:38:13 +00:00
|
|
|
* @brief Type representing an I2C address.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
typedef uint16_t i2caddr_t;
|
|
|
|
|
|
|
|
/**
|
2014-11-02 16:38:13 +00:00
|
|
|
* @brief Type of I2C driver condition flags.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
typedef uint32_t i2cflags_t;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Supported modes for the I2C bus.
|
|
|
|
*/
|
|
|
|
typedef enum {
|
|
|
|
OPMODE_I2C = 1,
|
|
|
|
OPMODE_SMBUS_DEVICE = 2,
|
|
|
|
OPMODE_SMBUS_HOST = 3,
|
|
|
|
} i2copmode_t;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Supported duty cycle modes for the I2C bus.
|
|
|
|
*/
|
|
|
|
typedef enum {
|
|
|
|
STD_DUTY_CYCLE = 1,
|
|
|
|
FAST_DUTY_CYCLE_2 = 2,
|
|
|
|
FAST_DUTY_CYCLE_16_9 = 3,
|
|
|
|
} i2cdutycycle_t;
|
|
|
|
|
|
|
|
/**
|
2014-11-02 16:38:13 +00:00
|
|
|
* @brief Type of I2C driver configuration structure.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
typedef struct {
|
2014-11-02 16:38:13 +00:00
|
|
|
/* End of the mandatory fields.*/
|
2013-08-04 13:38:53 +00:00
|
|
|
i2copmode_t op_mode; /**< @brief Specifies the I2C mode. */
|
|
|
|
uint32_t clock_speed; /**< @brief Specifies the clock frequency.
|
|
|
|
@note Must be set to a value lower
|
|
|
|
than 400kHz. */
|
|
|
|
i2cdutycycle_t duty_cycle; /**< @brief Specifies the I2C fast mode
|
|
|
|
duty cycle. */
|
|
|
|
} I2CConfig;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Type of a structure representing an I2C driver.
|
|
|
|
*/
|
|
|
|
typedef struct I2CDriver I2CDriver;
|
|
|
|
|
|
|
|
/**
|
2014-11-02 16:38:13 +00:00
|
|
|
* @brief Structure representing an I2C driver.
|
2013-08-04 13:38:53 +00:00
|
|
|
*/
|
|
|
|
struct I2CDriver {
|
|
|
|
/**
|
|
|
|
* @brief Driver state.
|
|
|
|
*/
|
|
|
|
i2cstate_t state;
|
|
|
|
/**
|
|
|
|
* @brief Current configuration data.
|
|
|
|
*/
|
|
|
|
const I2CConfig *config;
|
|
|
|
/**
|
|
|
|
* @brief Error flags.
|
|
|
|
*/
|
|
|
|
i2cflags_t errors;
|
|
|
|
#if I2C_USE_MUTUAL_EXCLUSION || defined(__DOXYGEN__)
|
|
|
|
/**
|
|
|
|
* @brief Mutex protecting the bus.
|
|
|
|
*/
|
2013-08-24 08:22:49 +00:00
|
|
|
mutex_t mutex;
|
2013-08-04 13:38:53 +00:00
|
|
|
#endif /* I2C_USE_MUTUAL_EXCLUSION */
|
|
|
|
#if defined(I2C_DRIVER_EXT_FIELDS)
|
|
|
|
I2C_DRIVER_EXT_FIELDS
|
|
|
|
#endif
|
|
|
|
/* End of the mandatory fields.*/
|
|
|
|
/**
|
|
|
|
* @brief Thread waiting for I/O completion.
|
|
|
|
*/
|
2013-08-24 08:22:49 +00:00
|
|
|
thread_reference_t thread;
|
2013-08-04 13:38:53 +00:00
|
|
|
/**
|
|
|
|
* @brief Current slave address without R/W bit.
|
|
|
|
*/
|
|
|
|
i2caddr_t addr;
|
|
|
|
/**
|
|
|
|
* @brief RX DMA mode bit mask.
|
|
|
|
*/
|
|
|
|
uint32_t rxdmamode;
|
|
|
|
/**
|
|
|
|
* @brief TX DMA mode bit mask.
|
|
|
|
*/
|
|
|
|
uint32_t txdmamode;
|
|
|
|
/**
|
|
|
|
* @brief Receive DMA channel.
|
|
|
|
*/
|
|
|
|
const stm32_dma_stream_t *dmarx;
|
|
|
|
/**
|
|
|
|
* @brief Transmit DMA channel.
|
|
|
|
*/
|
|
|
|
const stm32_dma_stream_t *dmatx;
|
|
|
|
/**
|
|
|
|
* @brief Pointer to the I2Cx registers block.
|
|
|
|
*/
|
|
|
|
I2C_TypeDef *i2c;
|
|
|
|
};
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver macros. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Get errors from I2C driver.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
#define i2c_lld_get_errors(i2cp) ((i2cp)->errors)
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* External declarations. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
#if !defined(__DOXYGEN__)
|
|
|
|
#if STM32_I2C_USE_I2C1
|
|
|
|
extern I2CDriver I2CD1;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2
|
|
|
|
extern I2CDriver I2CD2;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C3
|
|
|
|
extern I2CDriver I2CD3;
|
|
|
|
#endif
|
|
|
|
#endif /* !defined(__DOXYGEN__) */
|
|
|
|
|
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
void i2c_lld_init(void);
|
|
|
|
void i2c_lld_start(I2CDriver *i2cp);
|
|
|
|
void i2c_lld_stop(I2CDriver *i2cp);
|
|
|
|
msg_t i2c_lld_master_transmit_timeout(I2CDriver *i2cp, i2caddr_t addr,
|
|
|
|
const uint8_t *txbuf, size_t txbytes,
|
|
|
|
uint8_t *rxbuf, size_t rxbytes,
|
|
|
|
systime_t timeout);
|
|
|
|
msg_t i2c_lld_master_receive_timeout(I2CDriver *i2cp, i2caddr_t addr,
|
|
|
|
uint8_t *rxbuf, size_t rxbytes,
|
|
|
|
systime_t timeout);
|
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif /* HAL_USE_I2C */
|
|
|
|
|
|
|
|
#endif /* _I2C_LLD_H_ */
|
|
|
|
|
|
|
|
/** @} */
|