2007-09-18 12:39:01 +00:00
|
|
|
/*
|
|
|
|
ChibiOS/RT - Copyright (C) 2006-2007 Giovanni Di Sirio.
|
|
|
|
|
|
|
|
This file is part of ChibiOS/RT.
|
|
|
|
|
|
|
|
ChibiOS/RT is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation; either version 3 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
ChibiOS/RT is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <ch.h>
|
|
|
|
|
|
|
|
#include "lpc214x.h"
|
|
|
|
#include "lpc214x_serial.h"
|
|
|
|
|
|
|
|
FullDuplexDriver COM1;
|
|
|
|
BYTE8 ib1[SERIAL_BUFFERS_SIZE];
|
|
|
|
BYTE8 ob1[SERIAL_BUFFERS_SIZE];
|
|
|
|
|
|
|
|
FullDuplexDriver COM2;
|
|
|
|
BYTE8 ib2[SERIAL_BUFFERS_SIZE];
|
|
|
|
BYTE8 ob2[SERIAL_BUFFERS_SIZE];
|
|
|
|
|
|
|
|
static void SetError(IOREG32 err, FullDuplexDriver *com) {
|
|
|
|
UWORD16 sts = 0;
|
|
|
|
|
|
|
|
if (err & LSR_OVERRUN)
|
|
|
|
sts |= SD_OVERRUN_ERROR;
|
|
|
|
if (err & LSR_PARITY)
|
|
|
|
sts |= SD_PARITY_ERROR;
|
|
|
|
if (err & LSR_FRAMING)
|
|
|
|
sts |= SD_FRAMING_ERROR;
|
|
|
|
if (err & LSR_BREAK)
|
|
|
|
sts |= SD_BREAK_DETECTED;
|
|
|
|
chFDDAddFlagsI(com, sts);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Tries hard to clear all the pending interrupt sources, we dont want to
|
|
|
|
* go through the whole ISR and have another interrupt soon after.
|
|
|
|
*/
|
|
|
|
static void ServeInterrupt(UART *u, FullDuplexDriver *com) {
|
|
|
|
|
|
|
|
while (TRUE) {
|
|
|
|
|
|
|
|
switch (u->UART_IIR & IIR_SRC_MASK) {
|
|
|
|
case IIR_SRC_NONE:
|
|
|
|
VICVectAddr = 0;
|
|
|
|
return;
|
|
|
|
case IIR_SRC_ERROR:
|
|
|
|
SetError(u->UART_LSR, com);
|
|
|
|
break;
|
|
|
|
case IIR_SRC_TIMEOUT:
|
|
|
|
case IIR_SRC_RX:
|
|
|
|
while (u->UART_LSR & LSR_RBR_FULL)
|
|
|
|
chFDDIncomingDataI(com, u->UART_RBR);
|
|
|
|
break;
|
|
|
|
case IIR_SRC_TX:
|
|
|
|
{
|
2007-10-24 12:12:43 +00:00
|
|
|
#ifdef FIFO_PRELOAD
|
|
|
|
int i = 0;
|
|
|
|
while (i < FIFO_PRELOAD) {
|
|
|
|
t_msg b = chFDDRequestDataI(com);
|
|
|
|
if (b < Q_OK) {
|
|
|
|
u->UART_IER &= ~IER_THRE;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
u->UART_THR = b;
|
|
|
|
i++;
|
|
|
|
}
|
|
|
|
#else
|
2007-09-18 12:39:01 +00:00
|
|
|
t_msg b = chFDDRequestDataI(com);
|
|
|
|
if (b < Q_OK)
|
|
|
|
u->UART_IER &= ~IER_THRE;
|
|
|
|
else
|
|
|
|
u->UART_THR = b;
|
2007-10-24 12:12:43 +00:00
|
|
|
#endif
|
2007-09-18 12:39:01 +00:00
|
|
|
}
|
|
|
|
default:
|
|
|
|
u->UART_THR;
|
|
|
|
u->UART_RBR;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Invoked by the high driver when one or more bytes are inserted in the
|
|
|
|
* output queue.
|
|
|
|
*/
|
|
|
|
static void OutNotify1(void) {
|
|
|
|
UART *u = U0Base;
|
|
|
|
|
2007-10-24 12:12:43 +00:00
|
|
|
if (u->UART_LSR & LSR_THRE) {
|
|
|
|
#ifdef FIFO_PRELOAD
|
|
|
|
int i = 0;
|
|
|
|
while (i < FIFO_PRELOAD) {
|
|
|
|
t_msg b = chOQGetI(&COM1.sd_oqueue);
|
|
|
|
if (b < Q_OK)
|
|
|
|
break;
|
|
|
|
u->UART_THR = b;
|
|
|
|
i++;
|
|
|
|
}
|
|
|
|
#else
|
2007-09-18 12:39:01 +00:00
|
|
|
u->UART_THR = chOQGetI(&COM1.sd_oqueue);
|
2007-10-24 12:12:43 +00:00
|
|
|
#endif
|
|
|
|
}
|
2007-09-18 12:39:01 +00:00
|
|
|
u->UART_IER |= IER_THRE;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Invoked by the high driver when one or more bytes are inserted in the
|
|
|
|
* output queue.
|
|
|
|
*/
|
|
|
|
static void OutNotify2(void) {
|
|
|
|
UART *u = U1Base;
|
|
|
|
|
2007-10-24 12:12:43 +00:00
|
|
|
if (u->UART_LSR & LSR_THRE) {
|
|
|
|
#ifdef FIFO_PRELOAD
|
|
|
|
int i = 0;
|
|
|
|
while (i < FIFO_PRELOAD) {
|
|
|
|
t_msg b = chOQGetI(&COM2.sd_oqueue);
|
|
|
|
if (b < Q_OK)
|
|
|
|
break;
|
|
|
|
u->UART_THR = b;
|
|
|
|
i++;
|
|
|
|
}
|
|
|
|
#else
|
2007-10-23 19:50:46 +00:00
|
|
|
u->UART_THR = chOQGetI(&COM2.sd_oqueue);
|
2007-10-24 12:12:43 +00:00
|
|
|
#endif
|
|
|
|
}
|
2007-09-18 12:39:01 +00:00
|
|
|
u->UART_IER |= IER_THRE;
|
|
|
|
}
|
|
|
|
|
2007-10-15 14:52:56 +00:00
|
|
|
void UART0Irq(void) {
|
2007-09-18 12:39:01 +00:00
|
|
|
|
|
|
|
ServeInterrupt(U0Base, &COM1);
|
|
|
|
}
|
|
|
|
|
2007-10-15 14:52:56 +00:00
|
|
|
void UART1Irq(void) {
|
2007-09-18 12:39:01 +00:00
|
|
|
|
|
|
|
ServeInterrupt(U1Base, &COM2);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* UART setup, must be invoked with interrupts disabled.
|
|
|
|
*/
|
|
|
|
void SetUARTI(UART *u, int speed, int lcr, int fcr) {
|
|
|
|
|
|
|
|
int div = PCLK / (speed << 4);
|
|
|
|
u->UART_LCR = lcr | LCR_DLAB;
|
|
|
|
u->UART_DLL = div;
|
|
|
|
u->UART_DLM = div >> 8;
|
|
|
|
u->UART_LCR = lcr;
|
|
|
|
u->UART_FCR = FCR_ENABLE | FCR_RXRESET | FCR_TXRESET | fcr;
|
|
|
|
u->UART_ACR = 0;
|
|
|
|
u->UART_FDR = 0x10;
|
|
|
|
u->UART_TER = TER_ENABLE;
|
|
|
|
u->UART_IER = IER_RBR | IER_STATUS;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Serial subsystem initialization.
|
|
|
|
*/
|
|
|
|
void InitSerial(void) {
|
|
|
|
|
|
|
|
PCONP = (PCONP & PCALL) | PCUART0 | PCUART1;
|
|
|
|
|
|
|
|
chFDDInit(&COM1, ib1, sizeof ib1, NULL, ob1, sizeof ob1, OutNotify1);
|
|
|
|
SetUARTI(U0Base, 38400, LCR_WL8 | LCR_STOP1 | LCR_NOPARITY, FCR_TRIGGER0);
|
|
|
|
|
|
|
|
chFDDInit(&COM2, ib2, sizeof ib2, NULL, ob2, sizeof ob2, OutNotify2);
|
|
|
|
SetUARTI(U1Base, 38400, LCR_WL8 | LCR_STOP1 | LCR_NOPARITY, FCR_TRIGGER0);
|
|
|
|
|
2007-10-23 18:43:39 +00:00
|
|
|
VICIntEnable = INTMASK(SOURCE_UART0) | INTMASK(SOURCE_UART1);
|
2007-09-18 12:39:01 +00:00
|
|
|
}
|