2011-09-02 13:32:19 +00:00
|
|
|
/*
|
|
|
|
ChibiOS/RT - Copyright (C) 2006,2007,2008,2009,2010,
|
|
|
|
2011 Giovanni Di Sirio.
|
|
|
|
|
|
|
|
This file is part of ChibiOS/RT.
|
|
|
|
|
|
|
|
ChibiOS/RT is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation; either version 3 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
ChibiOS/RT is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2011-02-05 18:22:45 +00:00
|
|
|
/**
|
|
|
|
* @file STM32/i2c_lld.h
|
|
|
|
* @brief STM32 I2C subsystem low level driver header.
|
2011-07-12 18:26:39 +00:00
|
|
|
* @addtogroup I2C
|
2011-02-05 18:22:45 +00:00
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _I2C_LLD_H_
|
|
|
|
#define _I2C_LLD_H_
|
|
|
|
|
|
|
|
#if HAL_USE_I2C || defined(__DOXYGEN__)
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver constants. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver pre-compile time settings. */
|
|
|
|
/*===========================================================================*/
|
2011-11-10 17:54:41 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @name Configuration options
|
|
|
|
* @{
|
|
|
|
*/
|
2011-07-19 20:45:57 +00:00
|
|
|
|
2011-02-05 18:22:45 +00:00
|
|
|
/**
|
|
|
|
* @brief I2C1 driver enable switch.
|
|
|
|
* @details If set to @p TRUE the support for I2C1 is included.
|
2011-12-06 09:08:26 +00:00
|
|
|
* @note The default is @p FALSE.
|
2011-02-05 18:22:45 +00:00
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_USE_I2C1) || defined(__DOXYGEN__)
|
2011-12-06 09:08:26 +00:00
|
|
|
#define STM32_I2C_USE_I2C1 FALSE
|
2011-02-05 18:22:45 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C2 driver enable switch.
|
|
|
|
* @details If set to @p TRUE the support for I2C2 is included.
|
2011-12-06 09:08:26 +00:00
|
|
|
* @note The default is @p FALSE.
|
2011-02-05 18:22:45 +00:00
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_USE_I2C2) || defined(__DOXYGEN__)
|
2011-12-06 09:08:26 +00:00
|
|
|
#define STM32_I2C_USE_I2C2 FALSE
|
2011-02-05 18:22:45 +00:00
|
|
|
#endif
|
|
|
|
|
2011-12-06 07:13:26 +00:00
|
|
|
/**
|
|
|
|
* @brief I2C3 driver enable switch.
|
|
|
|
* @details If set to @p TRUE the support for I2C3 is included.
|
2011-12-06 09:08:26 +00:00
|
|
|
* @note The default is @p FALSE.
|
2011-12-06 07:13:26 +00:00
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_USE_I2C3) || defined(__DOXYGEN__)
|
2011-12-06 09:08:26 +00:00
|
|
|
#define STM32_I2C_USE_I2C3 FALSE
|
2011-12-06 07:13:26 +00:00
|
|
|
#endif
|
|
|
|
|
2011-02-05 18:22:45 +00:00
|
|
|
/**
|
|
|
|
* @brief I2C1 interrupt priority level setting.
|
|
|
|
* @note @p BASEPRI_KERNEL >= @p STM32_I2C_I2C1_IRQ_PRIORITY > @p PRIORITY_PENDSV.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C1_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_I2C1_IRQ_PRIORITY 0xA0
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C2 interrupt priority level setting.
|
|
|
|
* @note @p BASEPRI_KERNEL >= @p STM32_I2C_I2C2_IRQ_PRIORITY > @p PRIORITY_PENDSV.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C2_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_I2C2_IRQ_PRIORITY 0xA0
|
|
|
|
#endif
|
2011-12-06 07:13:26 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C2 interrupt priority level setting.
|
|
|
|
* @note @p BASEPRI_KERNEL >= @p STM32_I2C_I2C2_IRQ_PRIORITY > @p PRIORITY_PENDSV.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C3_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_I2C3_IRQ_PRIORITY 0xA0
|
|
|
|
#endif
|
2011-12-06 09:08:26 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief I2C1 DMA error hook.
|
|
|
|
* @note The default action for DMA errors is a system halt because DMA
|
|
|
|
* error can only happen because programming errors.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_DMA_ERROR_HOOK) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_DMA_ERROR_HOOK(uartp) chSysHalt()
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_ADVANCED_DMA || defined(__DOXYGEN__)
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA stream used for I2C1 RX operations.
|
|
|
|
* @note This option is only available on platforms with enhanced DMA.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C1_RX_DMA_STREAM) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 0)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA stream used for I2C1 TX operations.
|
|
|
|
* @note This option is only available on platforms with enhanced DMA.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C1_TX_DMA_STREAM) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA stream used for I2C2 RX operations.
|
|
|
|
* @note This option is only available on platforms with enhanced DMA.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C2_RX_DMA_STREAM) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA stream used for I2C2 TX operations.
|
|
|
|
* @note This option is only available on platforms with enhanced DMA.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C2_TX_DMA_STREAM) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA stream used for I2C3 RX operations.
|
|
|
|
* @note This option is only available on platforms with enhanced DMA.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C3_RX_DMA_STREAM) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_I2C3_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 2)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DMA stream used for I2C3 TX operations.
|
|
|
|
* @note This option is only available on platforms with enhanced DMA.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_I2C_I2C3_TX_DMA_STREAM) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_I2C_I2C3_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#else /* !STM32_ADVANCED_DMA */
|
|
|
|
|
|
|
|
/* Fixed streams for platforms using the old DMA peripheral, the values are
|
|
|
|
valid for both STM32F1xx and STM32L1xx.*/
|
|
|
|
#define STM32_I2C_I2C1_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 7)
|
|
|
|
#define STM32_I2C_I2C1_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 6)
|
|
|
|
#define STM32_I2C_I2C2_RX_DMA_STREAM STM32_DMA_STREAM_ID(1, 5)
|
|
|
|
#define STM32_I2C_I2C2_TX_DMA_STREAM STM32_DMA_STREAM_ID(1, 4)
|
|
|
|
|
|
|
|
#endif /* !STM32_ADVANCED_DMA*/
|
2011-11-10 17:54:41 +00:00
|
|
|
/** @} */
|
2011-02-05 18:22:45 +00:00
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Derived constants and error checks. */
|
|
|
|
/*===========================================================================*/
|
2011-05-04 14:34:49 +00:00
|
|
|
|
2011-12-06 09:08:26 +00:00
|
|
|
/** @brief flags for interrupt handling */
|
2011-12-04 17:46:19 +00:00
|
|
|
#define I2C_EV5_MASTER_MODE_SELECT ((uint32_t)(((I2C_SR2_MSL | I2C_SR2_BUSY) << 16) | I2C_SR1_SB)) /* BUSY, MSL and SB flag */
|
2011-12-06 18:09:34 +00:00
|
|
|
#define I2C_EV6_MASTER_TRA_MODE_SELECTED ((uint32_t)(((I2C_SR2_MSL|I2C_SR2_BUSY|I2C_SR2_TRA)<< 16)|I2C_SR1_ADDR|I2C_SR1_TXE)) /* BUSY, MSL, ADDR, TXE and TRA flags */
|
|
|
|
#define I2C_EV6_MASTER_REC_MODE_SELECTED ((uint32_t)(((I2C_SR2_MSL|I2C_SR2_BUSY)<< 16)|I2C_SR1_ADDR)) /* BUSY, MSL and ADDR flags */
|
2011-12-04 17:46:19 +00:00
|
|
|
#define I2C_EV8_2_MASTER_BYTE_TRANSMITTED ((uint32_t)(((I2C_SR2_MSL | I2C_SR2_BUSY | I2C_SR2_TRA) << 16) | I2C_SR1_BTF | I2C_SR1_TXE)) /* TRA, BUSY, MSL, TXE and BTF flags */
|
2011-07-06 13:54:56 +00:00
|
|
|
#define I2C_EV_MASK 0x00FFFFFF /* First byte zeroed because there is no need of PEC register part from SR2 */
|
2011-05-04 14:34:49 +00:00
|
|
|
|
2011-12-06 18:09:34 +00:00
|
|
|
/** @brief error checks */
|
2011-12-06 09:08:26 +00:00
|
|
|
#if STM32_I2C_USE_I2C1 && !STM32_HAS_I2C1
|
|
|
|
#error "I2C1 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2 && !STM32_HAS_I2C2
|
|
|
|
#error "I2C2 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C3 && !STM32_HAS_I2C3
|
|
|
|
#error "I2C3 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if !STM32_I2C_USE_I2C1 && !STM32_I2C_USE_I2C2 && \
|
|
|
|
!STM32_I2C_USE_I2C3
|
|
|
|
#error "I2C driver activated but no I2C peripheral assigned"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C1 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_I2C_I2C1_RX_DMA_STREAM, \
|
|
|
|
STM32_I2C1_RX_DMA_MSK)
|
2011-12-06 18:09:34 +00:00
|
|
|
#error "invalid DMA stream associated to I2C1 RX"
|
2011-12-06 09:08:26 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C1 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_I2C_I2C1_TX_DMA_STREAM, \
|
|
|
|
STM32_I2C1_TX_DMA_MSK)
|
2011-12-06 18:09:34 +00:00
|
|
|
#error "invalid DMA stream associated to I2C1 TX"
|
2011-12-06 09:08:26 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_I2C_I2C2_RX_DMA_STREAM, \
|
|
|
|
STM32_I2C2_RX_DMA_MSK)
|
2011-12-06 18:09:34 +00:00
|
|
|
#error "invalid DMA stream associated to I2C2 RX"
|
2011-12-06 09:08:26 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_I2C_I2C2_TX_DMA_STREAM, \
|
|
|
|
STM32_I2C2_TX_DMA_MSK)
|
2011-12-06 18:09:34 +00:00
|
|
|
#error "invalid DMA stream associated to I2C2 TX"
|
2011-12-06 09:08:26 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C3 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_I2C_I2C3_RX_DMA_STREAM, \
|
|
|
|
STM32_I2C3_RX_DMA_MSK)
|
2011-12-06 18:09:34 +00:00
|
|
|
#error "invalid DMA stream associated to I2C3 RX"
|
2011-12-06 09:08:26 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C3 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_I2C_I2C3_TX_DMA_STREAM, \
|
|
|
|
STM32_I2C3_TX_DMA_MSK)
|
2011-12-06 18:09:34 +00:00
|
|
|
#error "invalid DMA stream associated to I2C3 TX"
|
2011-12-06 09:08:26 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#if !defined(STM32_DMA_REQUIRED)
|
|
|
|
#define STM32_DMA_REQUIRED
|
|
|
|
#endif
|
|
|
|
|
2011-02-05 18:22:45 +00:00
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver data structures and types. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
2011-12-30 20:45:56 +00:00
|
|
|
/**
|
|
|
|
* @brief Type representing I2C address.
|
|
|
|
*/
|
|
|
|
typedef uint16_t i2caddr_t;
|
|
|
|
|
2011-05-04 14:34:49 +00:00
|
|
|
/**
|
2011-07-31 21:06:23 +00:00
|
|
|
* @brief I2C Driver condition flags type.
|
2011-05-04 14:34:49 +00:00
|
|
|
*/
|
|
|
|
typedef uint32_t i2cflags_t;
|
|
|
|
|
2011-02-09 13:31:34 +00:00
|
|
|
typedef enum {
|
2011-06-18 11:12:33 +00:00
|
|
|
OPMODE_I2C = 1,
|
|
|
|
OPMODE_SMBUS_DEVICE = 2,
|
|
|
|
OPMODE_SMBUS_HOST = 3,
|
|
|
|
} i2copmode_t;
|
2011-02-09 13:31:34 +00:00
|
|
|
|
|
|
|
typedef enum {
|
2011-06-18 11:12:33 +00:00
|
|
|
STD_DUTY_CYCLE = 1,
|
|
|
|
FAST_DUTY_CYCLE_2 = 2,
|
|
|
|
FAST_DUTY_CYCLE_16_9 = 3,
|
|
|
|
} i2cdutycycle_t;
|
2011-02-05 18:22:45 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Driver configuration structure.
|
|
|
|
*/
|
|
|
|
typedef struct {
|
2011-07-12 18:26:39 +00:00
|
|
|
i2copmode_t op_mode; /**< @brief Specifies the I2C mode.*/
|
|
|
|
uint32_t clock_speed; /**< @brief Specifies the clock frequency. Must be set to a value lower than 400kHz */
|
|
|
|
i2cdutycycle_t duty_cycle; /**< @brief Specifies the I2C fast mode duty cycle */
|
2011-02-05 18:22:45 +00:00
|
|
|
} I2CConfig;
|
|
|
|
|
|
|
|
|
|
|
|
/**
|
2011-02-27 20:11:34 +00:00
|
|
|
* @brief Type of a structure representing an I2C driver.
|
2011-02-05 18:22:45 +00:00
|
|
|
*/
|
2011-02-27 20:11:34 +00:00
|
|
|
typedef struct I2CDriver I2CDriver;
|
2011-02-05 18:22:45 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Structure representing an I2C driver.
|
|
|
|
*/
|
|
|
|
struct I2CDriver{
|
|
|
|
/**
|
|
|
|
* @brief Driver state.
|
|
|
|
*/
|
2012-01-02 17:39:45 +00:00
|
|
|
i2cstate_t state;
|
2011-08-05 17:24:23 +00:00
|
|
|
|
2011-03-27 14:57:47 +00:00
|
|
|
/**
|
|
|
|
* @brief Thread waiting for I/O completion.
|
|
|
|
*/
|
2012-01-02 17:39:45 +00:00
|
|
|
Thread *thread;
|
2011-12-07 17:57:42 +00:00
|
|
|
|
2011-02-05 18:22:45 +00:00
|
|
|
#if I2C_USE_MUTUAL_EXCLUSION || defined(__DOXYGEN__)
|
|
|
|
#if CH_USE_MUTEXES || defined(__DOXYGEN__)
|
|
|
|
/**
|
|
|
|
* @brief Mutex protecting the bus.
|
|
|
|
*/
|
2012-01-02 17:39:45 +00:00
|
|
|
Mutex mutex;
|
2011-02-05 18:22:45 +00:00
|
|
|
#elif CH_USE_SEMAPHORES
|
2012-01-02 17:39:45 +00:00
|
|
|
Semaphore semaphore;
|
2011-02-05 18:22:45 +00:00
|
|
|
#endif
|
|
|
|
#endif /* I2C_USE_MUTUAL_EXCLUSION */
|
2011-08-05 17:24:23 +00:00
|
|
|
|
2011-02-05 18:22:45 +00:00
|
|
|
/**
|
|
|
|
* @brief Current configuration data.
|
|
|
|
*/
|
2012-01-02 17:39:45 +00:00
|
|
|
const I2CConfig *config;
|
2011-02-05 18:22:45 +00:00
|
|
|
|
2011-12-04 17:46:19 +00:00
|
|
|
__IO size_t txbytes; /*!< @brief Number of bytes to be transmitted. */
|
|
|
|
__IO size_t rxbytes; /*!< @brief Number of bytes to be received. */
|
|
|
|
uint8_t *rxbuf; /*!< @brief Pointer to receive buffer. */
|
2011-06-21 18:30:50 +00:00
|
|
|
|
2011-12-04 17:46:19 +00:00
|
|
|
__IO i2cflags_t errors; /*!< @brief Error flags.*/
|
2011-05-05 17:43:54 +00:00
|
|
|
|
2011-12-30 20:45:56 +00:00
|
|
|
i2caddr_t slave_addr; /*!< @brief Current slave address without R/W bit. */
|
2011-06-21 20:17:14 +00:00
|
|
|
|
2011-03-27 14:57:47 +00:00
|
|
|
/*********** End of the mandatory fields. **********************************/
|
2011-12-04 17:46:19 +00:00
|
|
|
|
|
|
|
uint32_t dmamode; /*!< @brief DMA mode bit mask.*/
|
|
|
|
const stm32_dma_stream_t *dmarx; /*!< @brief Receive DMA channel.*/
|
|
|
|
const stm32_dma_stream_t *dmatx; /*!< @brief Transmit DMA channel.*/
|
|
|
|
|
2012-01-02 17:39:45 +00:00
|
|
|
I2C_TypeDef *i2c; /*!< @brief Pointer to the I2Cx registers block. */
|
2011-08-05 17:24:23 +00:00
|
|
|
};
|
2011-02-05 18:22:45 +00:00
|
|
|
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver macros. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
2011-12-08 19:24:21 +00:00
|
|
|
/**
|
|
|
|
* Wait until BUSY flag is reset.
|
2011-05-06 15:16:15 +00:00
|
|
|
*/
|
|
|
|
#define i2c_lld_wait_bus_free(i2cp) { \
|
2012-01-02 17:39:45 +00:00
|
|
|
while(i2cp->i2c->SR2 & I2C_SR2_BUSY) \
|
2011-05-06 15:16:15 +00:00
|
|
|
; \
|
|
|
|
}
|
2011-12-30 20:45:56 +00:00
|
|
|
/**
|
|
|
|
* @brief Waits for operation completion.
|
|
|
|
* @details This function waits for the driver to complete the current
|
|
|
|
* operation.
|
|
|
|
* @pre An operation must be running while the function is invoked.
|
|
|
|
* @note No more than one thread can wait on a I2C driver using
|
|
|
|
* this function.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
#define i2c_lld_wait_s(i2cp, timeout, rdymsg) { \
|
2012-01-02 17:39:45 +00:00
|
|
|
chDbgAssert((i2cp)->thread == NULL, \
|
2011-12-30 20:45:56 +00:00
|
|
|
"_i2c_wait(), #1", "already waiting"); \
|
|
|
|
chSysLock(); /* this lock will be disarmed in high level part */ \
|
2012-01-02 17:39:45 +00:00
|
|
|
(i2cp)->thread = chThdSelf(); \
|
2011-12-30 20:45:56 +00:00
|
|
|
rdymsg = chSchGoSleepTimeoutS(THD_STATE_SUSPENDED, timeout); \
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Wakes up the waiting thread.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
#define i2c_lld_wakeup_isr(i2cp) { \
|
2012-01-02 17:39:45 +00:00
|
|
|
if ((i2cp)->thread != NULL) { \
|
|
|
|
Thread *tp = (i2cp)->thread; \
|
|
|
|
(i2cp)->thread = NULL; \
|
2011-12-30 20:45:56 +00:00
|
|
|
chSysLockFromIsr(); \
|
|
|
|
chSchReadyI(tp); \
|
|
|
|
chSysUnlockFromIsr(); \
|
|
|
|
} \
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Wakes up the waiting thread in case of errors.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
#define i2c_lld_error_wakeup_isr(i2cp) { \
|
2012-01-02 17:39:45 +00:00
|
|
|
if ((i2cp)->thread != NULL) { \
|
|
|
|
Thread *tp = (i2cp)->thread; \
|
|
|
|
(i2cp)->thread = NULL; \
|
2011-12-30 20:45:56 +00:00
|
|
|
chSysLockFromIsr(); \
|
2011-12-31 09:40:52 +00:00
|
|
|
tp->p_u.rdymsg = RDY_RESET; \
|
2011-12-30 20:45:56 +00:00
|
|
|
chSchReadyI(tp); \
|
|
|
|
chSysUnlockFromIsr(); \
|
|
|
|
} \
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Common ISR code.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
#define i2c_lld_isr_code(i2cp) { \
|
|
|
|
i2c_lld_wakeup_isr(i2cp); \
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Error ISR code.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
#define i2c_lld_isr_err_code(i2cp) { \
|
|
|
|
i2c_lld_error_wakeup_isr(i2cp); \
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Get errors from I2C driver.
|
|
|
|
*
|
|
|
|
* @param[in] i2cp pointer to the @p I2CDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
#define i2c_lld_get_errors(i2cp) ((i2cp)->errors)
|
2011-05-06 15:16:15 +00:00
|
|
|
|
2011-02-05 18:22:45 +00:00
|
|
|
/*===========================================================================*/
|
|
|
|
/* External declarations. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/** @cond never*/
|
|
|
|
#if STM32_I2C_USE_I2C1
|
|
|
|
extern I2CDriver I2CD1;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_I2C_USE_I2C2
|
|
|
|
extern I2CDriver I2CD2;
|
|
|
|
#endif
|
|
|
|
|
2011-12-04 17:46:19 +00:00
|
|
|
#if STM32_I2C_USE_I2C3
|
|
|
|
extern I2CDriver I2CD3;
|
|
|
|
#endif
|
|
|
|
|
2011-02-05 18:22:45 +00:00
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
|
|
|
|
void i2c_lld_init(void);
|
2011-05-04 14:34:49 +00:00
|
|
|
void i2c_lld_reset(I2CDriver *i2cp);
|
2011-02-05 18:22:45 +00:00
|
|
|
void i2c_lld_start(I2CDriver *i2cp);
|
|
|
|
void i2c_lld_stop(I2CDriver *i2cp);
|
2011-12-30 20:45:56 +00:00
|
|
|
msg_t i2c_lld_master_transmit_timeout(I2CDriver *i2cp, uint8_t slave_addr,
|
2011-12-31 09:40:52 +00:00
|
|
|
const uint8_t *txbuf, size_t txbytes,
|
2011-12-30 20:45:56 +00:00
|
|
|
uint8_t *rxbuf, size_t rxbytes,
|
|
|
|
systime_t timeout);
|
|
|
|
msg_t i2c_lld_master_receive_timeout(I2CDriver *i2cp,
|
|
|
|
uint8_t slave_addr,
|
|
|
|
uint8_t *rxbuf,
|
|
|
|
size_t rxbytes,
|
|
|
|
systime_t timeout);
|
2011-02-27 15:22:18 +00:00
|
|
|
|
2011-02-05 18:22:45 +00:00
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
/** @endcond*/
|
|
|
|
|
2011-06-23 18:50:13 +00:00
|
|
|
#endif /* CH_HAL_USE_I2C */
|
2011-02-05 18:22:45 +00:00
|
|
|
|
2011-06-23 18:50:13 +00:00
|
|
|
#endif /* _I2C_LLD_H_ */
|