2013-03-13 13:07:43 +00:00
|
|
|
/*
|
2013-04-11 12:23:05 +00:00
|
|
|
SPC5 HAL - Copyright (C) 2013 STMicroelectronics
|
|
|
|
|
|
|
|
Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
you may not use this file except in compliance with the License.
|
|
|
|
You may obtain a copy of the License at
|
|
|
|
|
|
|
|
http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
|
|
|
|
Unless required by applicable law or agreed to in writing, software
|
|
|
|
distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
See the License for the specific language governing permissions and
|
|
|
|
limitations under the License.
|
|
|
|
*/
|
2013-03-13 13:07:43 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* SPC563Mxx drivers configuration.
|
|
|
|
* The following settings override the default settings present in
|
|
|
|
* the various device driver implementation headers.
|
|
|
|
* Note that the settings for each driver only have effect if the whole
|
|
|
|
* driver is enabled in halconf.h.
|
|
|
|
*
|
|
|
|
* IRQ priorities:
|
|
|
|
* 1...15 Lowest...Highest.
|
2013-06-14 14:25:39 +00:00
|
|
|
* DMA priorities:
|
|
|
|
* 0...15 Highest...Lowest.
|
2013-03-13 13:07:43 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#define SPC564Axx_MCUCONF
|
|
|
|
|
|
|
|
/*
|
|
|
|
* HAL driver system settings.
|
|
|
|
*/
|
|
|
|
#define SPC5_NO_INIT FALSE
|
|
|
|
#define SPC5_CLK_BYPASS FALSE
|
|
|
|
#define SPC5_ALLOW_OVERCLOCK FALSE
|
2013-04-26 11:50:16 +00:00
|
|
|
#define SPC5_CLK_PREDIV_VALUE 2
|
|
|
|
#define SPC5_CLK_MFD_VALUE 75
|
2013-03-13 13:20:42 +00:00
|
|
|
#define SPC5_CLK_RFD SPC5_RFD_DIV2
|
2013-03-13 13:07:43 +00:00
|
|
|
#define SPC5_FLASH_BIUCR (BIUCR_BANK1_TOO | \
|
|
|
|
BIUCR_MASTER4_PREFETCH | \
|
|
|
|
BIUCR_MASTER0_PREFETCH | \
|
|
|
|
BIUCR_DPFEN | \
|
|
|
|
BIUCR_IPFEN | \
|
|
|
|
BIUCR_PFLIM_ON_MISS | \
|
|
|
|
BIUCR_BFEN)
|
|
|
|
|
2013-06-14 14:25:39 +00:00
|
|
|
/*
|
|
|
|
* EDMA driver settings.
|
|
|
|
*/
|
|
|
|
#define SPC5_EDMA_CR_SETTING (EDMA_CR_GRP3PRI(3) | \
|
|
|
|
EDMA_CR_GRP2PRI(2) | \
|
|
|
|
EDMA_CR_GRP1PRI(1) | \
|
|
|
|
EDMA_CR_GRP0PRI(0) | \
|
|
|
|
EDMA_CR_ERGA)
|
|
|
|
#define SPC5_EDMA_GROUP0_PRIORITIES \
|
|
|
|
0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15
|
|
|
|
#define SPC5_EDMA_GROUP1_PRIORITIES \
|
|
|
|
0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15
|
|
|
|
#define SPC5_EDMA_GROUP2_PRIORITIES \
|
|
|
|
0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15
|
|
|
|
#define SPC5_EDMA_GROUP3_PRIORITIES \
|
|
|
|
0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15
|
|
|
|
#define SPC5_EDMA_ERROR_IRQ_PRIO 2
|
|
|
|
#define SPC5_EDMA_ERROR_HANDLER() chSysHalt()
|
|
|
|
|
2013-03-13 13:07:43 +00:00
|
|
|
/*
|
|
|
|
* ADC driver settings.
|
|
|
|
*/
|
|
|
|
#define SPC5_ADC_USE_ADC0_Q0 FALSE
|
|
|
|
#define SPC5_ADC_USE_ADC0_Q1 FALSE
|
|
|
|
#define SPC5_ADC_USE_ADC0_Q2 FALSE
|
|
|
|
#define SPC5_ADC_USE_ADC1_Q3 FALSE
|
|
|
|
#define SPC5_ADC_USE_ADC1_Q4 FALSE
|
|
|
|
#define SPC5_ADC_USE_ADC1_Q5 FALSE
|
2013-06-04 12:11:56 +00:00
|
|
|
#define SPC5_ADC_FIFO0_DMA_IRQ_PRIO 12
|
|
|
|
#define SPC5_ADC_FIFO1_DMA_IRQ_PRIO 12
|
|
|
|
#define SPC5_ADC_FIFO2_DMA_IRQ_PRIO 12
|
|
|
|
#define SPC5_ADC_FIFO3_DMA_IRQ_PRIO 12
|
|
|
|
#define SPC5_ADC_FIFO4_DMA_IRQ_PRIO 12
|
|
|
|
#define SPC5_ADC_FIFO5_DMA_IRQ_PRIO 12
|
|
|
|
#define SPC5_ADC_CR_CLK_PS ADC_CR_CLK_PS(10)
|
|
|
|
#define SPC5_ADC_PUDCR {ADC_PUDCR_NONE, \
|
|
|
|
ADC_PUDCR_NONE, \
|
|
|
|
ADC_PUDCR_NONE, \
|
|
|
|
ADC_PUDCR_NONE, \
|
|
|
|
ADC_PUDCR_NONE, \
|
|
|
|
ADC_PUDCR_NONE, \
|
|
|
|
ADC_PUDCR_NONE, \
|
|
|
|
ADC_PUDCR_NONE}
|
2013-03-13 13:07:43 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* SERIAL driver system settings.
|
|
|
|
*/
|
|
|
|
#define SPC5_USE_ESCIA TRUE
|
|
|
|
#define SPC5_USE_ESCIB TRUE
|
|
|
|
#define SPC5_USE_ESCIC TRUE
|
|
|
|
#define SPC5_ESCIA_PRIORITY 8
|
|
|
|
#define SPC5_ESCIB_PRIORITY 8
|
|
|
|
#define SPC5_ESCIC_PRIORITY 8
|
2013-06-04 12:11:56 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* SPI driver system settings.
|
|
|
|
*/
|
2013-06-14 14:25:39 +00:00
|
|
|
#define SPC5_SPI_USE_DSPI1 FALSE
|
|
|
|
#define SPC5_SPI_USE_DSPI2 FALSE
|
|
|
|
#define SPC5_SPI_USE_DSPI3 FALSE
|
2013-06-04 12:11:56 +00:00
|
|
|
#define SPC5_SPI_DSPI1_MCR (SPC5_MCR_PCSIS0 | \
|
|
|
|
SPC5_MCR_PCSIS1 | \
|
|
|
|
SPC5_MCR_PCSIS2 | \
|
|
|
|
SPC5_MCR_PCSIS3 | \
|
|
|
|
SPC5_MCR_PCSIS4 | \
|
|
|
|
SPC5_MCR_PCSIS5 | \
|
|
|
|
SPC5_MCR_PCSIS6 | \
|
|
|
|
SPC5_MCR_PCSIS7)
|
|
|
|
#define SPC5_SPI_DSPI2_MCR (SPC5_MCR_PCSIS0 | \
|
|
|
|
SPC5_MCR_PCSIS1 | \
|
|
|
|
SPC5_MCR_PCSIS2 | \
|
|
|
|
SPC5_MCR_PCSIS3 | \
|
|
|
|
SPC5_MCR_PCSIS4 | \
|
|
|
|
SPC5_MCR_PCSIS5 | \
|
|
|
|
SPC5_MCR_PCSIS6 | \
|
|
|
|
SPC5_MCR_PCSIS7)
|
|
|
|
#define SPC5_SPI_DSPI3_MCR (SPC5_MCR_PCSIS0 | \
|
|
|
|
SPC5_MCR_PCSIS1 | \
|
|
|
|
SPC5_MCR_PCSIS2 | \
|
|
|
|
SPC5_MCR_PCSIS3 | \
|
|
|
|
SPC5_MCR_PCSIS4 | \
|
|
|
|
SPC5_MCR_PCSIS5 | \
|
|
|
|
SPC5_MCR_PCSIS6 | \
|
|
|
|
SPC5_MCR_PCSIS7)
|
|
|
|
#define SPC5_SPI_DSPI1_DMA_IRQ_PRIO 10
|
|
|
|
#define SPC5_SPI_DSPI2_DMA_IRQ_PRIO 10
|
|
|
|
#define SPC5_SPI_DSPI3_DMA_IRQ_PRIO 10
|
|
|
|
#define SPC5_SPI_DSPI1_IRQ_PRIO 10
|
|
|
|
#define SPC5_SPI_DSPI2_IRQ_PRIO 10
|
|
|
|
#define SPC5_SPI_DSPI3_IRQ_PRIO 10
|
|
|
|
#define SPC5_SPI_DMA_ERROR_HOOK(spip) chSysHalt()
|