2011-04-26 16:59:14 +00:00
|
|
|
/*
|
|
|
|
ChibiOS/RT - Copyright (C) 2006,2007,2008,2009,2010,
|
|
|
|
2011 Giovanni Di Sirio.
|
|
|
|
|
|
|
|
This file is part of ChibiOS/RT.
|
|
|
|
|
|
|
|
ChibiOS/RT is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation; either version 3 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
ChibiOS/RT is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file STM32/sdc_lld.c
|
|
|
|
* @brief STM32 SDC subsystem low level driver source.
|
|
|
|
*
|
|
|
|
* @addtogroup SDC
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "ch.h"
|
|
|
|
#include "hal.h"
|
|
|
|
|
|
|
|
#if HAL_USE_SDC || defined(__DOXYGEN__)
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver exported variables. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/** @brief SDCD1 driver identifier.*/
|
|
|
|
SDCDriver SDCD1;
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver local variables. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver local functions. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver interrupt handlers. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief SDIO IRQ handler.
|
|
|
|
*
|
|
|
|
* @isr
|
|
|
|
*/
|
|
|
|
CH_IRQ_HANDLER(SDIO_IRQHandler) {
|
|
|
|
|
|
|
|
CH_IRQ_PROLOGUE();
|
|
|
|
|
2011-05-07 19:33:47 +00:00
|
|
|
chSysLockFromIsr();
|
|
|
|
if (SDCD1.thread != NULL) {
|
|
|
|
chSchReadyI(SDCD1.thread);
|
|
|
|
SDCD1.thread = NULL;
|
|
|
|
}
|
|
|
|
chSysUnlockFromIsr();
|
2011-04-26 16:59:14 +00:00
|
|
|
|
2011-05-08 09:58:19 +00:00
|
|
|
/* Disables the source but the status flags are not reset because the
|
2011-05-08 19:37:57 +00:00
|
|
|
read/write functions need to check them.*/
|
2011-05-08 09:58:19 +00:00
|
|
|
SDIO->MASK = 0;
|
2011-05-08 06:12:09 +00:00
|
|
|
|
2011-04-26 16:59:14 +00:00
|
|
|
CH_IRQ_EPILOGUE();
|
|
|
|
}
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver exported functions. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Low level SDC driver initialization.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
void sdc_lld_init(void) {
|
|
|
|
|
|
|
|
sdcObjectInit(&SDCD1);
|
2011-05-02 19:49:35 +00:00
|
|
|
SDCD1.thread = NULL;
|
2011-04-26 16:59:14 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Configures and activates the SDC peripheral.
|
|
|
|
*
|
|
|
|
* @param[in] sdcp pointer to the @p SDCDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
void sdc_lld_start(SDCDriver *sdcp) {
|
|
|
|
|
|
|
|
if (sdcp->state == SDC_STOP) {
|
|
|
|
/* Note, the DMA must be enabled before the IRQs.*/
|
|
|
|
dmaAllocate(STM32_DMA2_ID, STM32_DMA_CHANNEL_4, NULL, NULL);
|
2011-05-01 18:52:42 +00:00
|
|
|
dmaChannelSetPeripheral(&STM32_DMA2->channels[STM32_DMA_CHANNEL_4], &SDIO->FIFO);
|
2011-04-26 16:59:14 +00:00
|
|
|
NVICEnableVector(SDIO_IRQn,
|
|
|
|
CORTEX_PRIORITY_MASK(STM32_SDC_SDIO_IRQ_PRIORITY));
|
|
|
|
RCC->AHBENR |= RCC_AHBENR_SDIOEN;
|
|
|
|
}
|
|
|
|
/* Configuration, card clock is initially stopped.*/
|
2011-05-04 14:38:02 +00:00
|
|
|
SDIO->POWER = 0;
|
|
|
|
SDIO->CLKCR = 0;
|
|
|
|
SDIO->DCTRL = 0;
|
|
|
|
SDIO->DTIMER = STM32_SDC_DATATIMEOUT;
|
2011-04-26 16:59:14 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Deactivates the SDC peripheral.
|
|
|
|
*
|
|
|
|
* @param[in] sdcp pointer to the @p SDCDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
void sdc_lld_stop(SDCDriver *sdcp) {
|
|
|
|
|
|
|
|
if ((sdcp->state == SDC_READY) || (sdcp->state == SDC_ACTIVE)) {
|
2011-05-04 14:38:02 +00:00
|
|
|
SDIO->POWER = 0;
|
|
|
|
SDIO->CLKCR = 0;
|
|
|
|
SDIO->DCTRL = 0;
|
|
|
|
SDIO->DTIMER = 0;
|
2011-04-26 16:59:14 +00:00
|
|
|
|
|
|
|
/* Clock deactivation.*/
|
|
|
|
NVICDisableVector(SDIO_IRQn);
|
|
|
|
dmaRelease(STM32_DMA2_ID, STM32_DMA_CHANNEL_4);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-04-30 07:52:35 +00:00
|
|
|
/**
|
|
|
|
* @brief Starts the SDIO clock and sets it to init mode (400KHz or less).
|
|
|
|
*
|
|
|
|
* @param[in] sdcp pointer to the @p SDCDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
void sdc_lld_start_clk(SDCDriver *sdcp) {
|
|
|
|
|
|
|
|
(void)sdcp;
|
|
|
|
/* Initial clock setting: 400KHz, 1bit mode.*/
|
|
|
|
SDIO->CLKCR = STM32_SDIO_DIV_LS;
|
|
|
|
SDIO->POWER |= SDIO_POWER_PWRCTRL_0 | SDIO_POWER_PWRCTRL_1;
|
|
|
|
SDIO->CLKCR |= SDIO_CLKCR_CLKEN;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Sets the SDIO clock to data mode (25MHz or less).
|
|
|
|
*
|
|
|
|
* @param[in] sdcp pointer to the @p SDCDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
void sdc_lld_set_data_clk(SDCDriver *sdcp) {
|
|
|
|
|
|
|
|
(void)sdcp;
|
|
|
|
SDIO->CLKCR = (SDIO->CLKCR & 0xFFFFFF00) | STM32_SDIO_DIV_HS;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Stops the SDIO clock.
|
|
|
|
*
|
|
|
|
* @param[in] sdcp pointer to the @p SDCDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
void sdc_lld_stop_clk(SDCDriver *sdcp) {
|
|
|
|
|
|
|
|
(void)sdcp;
|
|
|
|
SDIO->CLKCR = 0;
|
|
|
|
SDIO->POWER = 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Switches the bus to 4 bits mode.
|
|
|
|
*
|
|
|
|
* @param[in] sdcp pointer to the @p SDCDriver object
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
void sdc_lld_set_bus_mode(SDCDriver *sdcp, sdcbusmode_t mode) {
|
|
|
|
uint32_t clk = SDIO->CLKCR & ~SDIO_CLKCR_WIDBUS;
|
|
|
|
|
|
|
|
(void)sdcp;
|
|
|
|
switch (mode) {
|
|
|
|
case SDC_MODE_1BIT:
|
|
|
|
SDIO->CLKCR = clk;
|
|
|
|
break;
|
|
|
|
case SDC_MODE_4BIT:
|
|
|
|
SDIO->CLKCR = clk | SDIO_CLKCR_WIDBUS_0;
|
|
|
|
break;
|
|
|
|
case SDC_MODE_8BIT:
|
|
|
|
SDIO->CLKCR = clk | SDIO_CLKCR_WIDBUS_1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2011-04-26 16:59:14 +00:00
|
|
|
/**
|
|
|
|
* @brief Sends an SDIO command with no response expected.
|
|
|
|
*
|
|
|
|
* @param[in] sdcp pointer to the @p SDCDriver object
|
2011-05-01 09:10:22 +00:00
|
|
|
* @param[in[ cmd card command
|
|
|
|
* @param[in] arg command argument
|
2011-04-26 16:59:14 +00:00
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
void sdc_lld_send_cmd_none(SDCDriver *sdcp, uint8_t cmd, uint32_t arg) {
|
|
|
|
|
2011-04-30 18:46:09 +00:00
|
|
|
(void)sdcp;
|
|
|
|
SDIO->ARG = arg;
|
|
|
|
SDIO->CMD = (uint32_t)cmd | SDIO_CMD_CPSMEN;
|
|
|
|
while ((SDIO->STA & SDIO_STA_CMDSENT) == 0)
|
|
|
|
;
|
2011-05-07 13:24:04 +00:00
|
|
|
SDIO->ICR = SDIO_ICR_CMDSENTC;
|
2011-04-26 16:59:14 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Sends an SDIO command with a short response expected.
|
2011-05-01 10:33:44 +00:00
|
|
|
* @note The CRC is not verified.
|
2011-04-26 16:59:14 +00:00
|
|
|
*
|
|
|
|
* @param[in] sdcp pointer to the @p SDCDriver object
|
2011-05-01 09:10:22 +00:00
|
|
|
* @param[in[ cmd card command
|
|
|
|
* @param[in] arg command argument
|
|
|
|
* @param[out] resp pointer to the response buffer (one word)
|
2011-04-26 16:59:14 +00:00
|
|
|
* @return The operation status.
|
|
|
|
* @retval FALSE the operation succeeded.
|
|
|
|
* @retval TRUE the operation failed because timeout, CRC check or
|
|
|
|
* other errors.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
bool_t sdc_lld_send_cmd_short(SDCDriver *sdcp, uint8_t cmd, uint32_t arg,
|
|
|
|
uint32_t *resp) {
|
2011-05-01 09:10:22 +00:00
|
|
|
uint32_t sta;
|
2011-04-26 16:59:14 +00:00
|
|
|
|
2011-05-01 10:33:44 +00:00
|
|
|
(void)sdcp;
|
|
|
|
SDIO->ARG = arg;
|
|
|
|
SDIO->CMD = (uint32_t)cmd | SDIO_CMD_WAITRESP_0 | SDIO_CMD_CPSMEN;
|
|
|
|
while (((sta = SDIO->STA) & (SDIO_STA_CMDREND | SDIO_STA_CTIMEOUT |
|
|
|
|
SDIO_STA_CCRCFAIL)) == 0)
|
|
|
|
;
|
2011-05-07 13:24:04 +00:00
|
|
|
SDIO->ICR = SDIO_ICR_CMDRENDC | SDIO_ICR_CTIMEOUTC | SDIO_ICR_CCRCFAILC;
|
2011-05-01 10:33:44 +00:00
|
|
|
if ((sta & (SDIO_STA_CTIMEOUT)) != 0)
|
|
|
|
return TRUE;
|
|
|
|
*resp = SDIO->RESP1;
|
|
|
|
return FALSE;
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Sends an SDIO command with a short response expected and CRC.
|
|
|
|
*
|
|
|
|
* @param[in] sdcp pointer to the @p SDCDriver object
|
|
|
|
* @param[in[ cmd card command
|
|
|
|
* @param[in] arg command argument
|
|
|
|
* @param[out] resp pointer to the response buffer (one word)
|
|
|
|
* @return The operation status.
|
|
|
|
* @retval FALSE the operation succeeded.
|
|
|
|
* @retval TRUE the operation failed because timeout, CRC check or
|
|
|
|
* other errors.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
bool_t sdc_lld_send_cmd_short_crc(SDCDriver *sdcp, uint8_t cmd, uint32_t arg,
|
|
|
|
uint32_t *resp) {
|
|
|
|
uint32_t sta;
|
|
|
|
|
2011-05-01 09:10:22 +00:00
|
|
|
(void)sdcp;
|
|
|
|
SDIO->ARG = arg;
|
|
|
|
SDIO->CMD = (uint32_t)cmd | SDIO_CMD_WAITRESP_0 | SDIO_CMD_CPSMEN;
|
|
|
|
while (((sta = SDIO->STA) & (SDIO_STA_CMDREND | SDIO_STA_CTIMEOUT |
|
|
|
|
SDIO_STA_CCRCFAIL)) == 0)
|
|
|
|
;
|
2011-05-07 13:24:04 +00:00
|
|
|
SDIO->ICR = SDIO_ICR_CMDRENDC | SDIO_ICR_CTIMEOUTC | SDIO_ICR_CCRCFAILC;
|
2011-05-01 09:10:22 +00:00
|
|
|
if ((sta & (SDIO_STA_CTIMEOUT | SDIO_STA_CCRCFAIL)) != 0)
|
|
|
|
return TRUE;
|
|
|
|
*resp = SDIO->RESP1;
|
|
|
|
return FALSE;
|
2011-04-26 16:59:14 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2011-05-01 10:33:44 +00:00
|
|
|
* @brief Sends an SDIO command with a long response expected and CRC.
|
2011-04-26 16:59:14 +00:00
|
|
|
*
|
|
|
|
* @param[in] sdcp pointer to the @p SDCDriver object
|
2011-05-01 09:10:22 +00:00
|
|
|
* @param[in[ cmd card command
|
|
|
|
* @param[in] arg command argument
|
|
|
|
* @param[out] resp pointer to the response buffer (four words)
|
2011-04-26 16:59:14 +00:00
|
|
|
* @return The operation status.
|
|
|
|
* @retval FALSE the operation succeeded.
|
|
|
|
* @retval TRUE the operation failed because timeout, CRC check or
|
|
|
|
* other errors.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
2011-05-01 10:33:44 +00:00
|
|
|
bool_t sdc_lld_send_cmd_long_crc(SDCDriver *sdcp, uint8_t cmd, uint32_t arg,
|
|
|
|
uint32_t *resp) {
|
2011-04-26 16:59:14 +00:00
|
|
|
|
2011-05-01 09:10:22 +00:00
|
|
|
uint32_t sta;
|
|
|
|
|
|
|
|
(void)sdcp;
|
|
|
|
SDIO->ARG = arg;
|
|
|
|
SDIO->CMD = (uint32_t)cmd | SDIO_CMD_WAITRESP_0 | SDIO_CMD_WAITRESP_1 |
|
|
|
|
SDIO_CMD_CPSMEN;
|
|
|
|
while (((sta = SDIO->STA) & (SDIO_STA_CMDREND | SDIO_STA_CTIMEOUT |
|
|
|
|
SDIO_STA_CCRCFAIL)) == 0)
|
|
|
|
;
|
2011-05-07 13:24:04 +00:00
|
|
|
SDIO->ICR = SDIO_ICR_CMDRENDC | SDIO_ICR_CTIMEOUTC | SDIO_ICR_CCRCFAILC;
|
2011-05-01 09:10:22 +00:00
|
|
|
if ((sta & (SDIO_STA_CTIMEOUT | SDIO_STA_CCRCFAIL)) != 0)
|
|
|
|
return TRUE;
|
|
|
|
*resp = SDIO->RESP1;
|
|
|
|
return FALSE;
|
2011-04-26 16:59:14 +00:00
|
|
|
}
|
|
|
|
|
2011-05-02 15:23:50 +00:00
|
|
|
/**
|
2011-05-07 13:24:04 +00:00
|
|
|
* @brief Reads one or more blocks.
|
2011-05-02 15:23:50 +00:00
|
|
|
*
|
|
|
|
* @param[in] sdcp pointer to the @p SDCDriver object
|
2011-05-07 13:24:04 +00:00
|
|
|
* @param[in] startblk first block to read
|
2011-05-02 15:23:50 +00:00
|
|
|
* @param[out] buf pointer to the read buffer
|
|
|
|
* @param[in] n number of blocks to read
|
|
|
|
* @return The operation status.
|
|
|
|
* @retval FALSE operation succeeded, the requested blocks have been
|
|
|
|
* read.
|
|
|
|
* @retval TRUE operation failed, the state of the buffer is uncertain.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
2011-05-07 13:24:04 +00:00
|
|
|
bool_t sdc_lld_read(SDCDriver *sdcp, uint32_t startblk,
|
|
|
|
uint8_t *buf, uint32_t n) {
|
2011-05-08 09:58:19 +00:00
|
|
|
uint32_t resp[1];
|
2011-05-07 13:24:04 +00:00
|
|
|
|
2011-05-08 19:37:57 +00:00
|
|
|
/* Prepares the DMA channel for reading.*/
|
|
|
|
dmaChannelSetup(&STM32_DMA2->channels[STM32_DMA_CHANNEL_4],
|
|
|
|
(n * SDC_BLOCK_SIZE) / sizeof (uint32_t), buf,
|
|
|
|
(STM32_SDC_SDIO_DMA_PRIORITY << 12) |
|
|
|
|
DMA_CCR1_PSIZE_1 | DMA_CCR1_MSIZE_1 |
|
|
|
|
DMA_CCR1_MINC);
|
|
|
|
|
2011-05-07 13:24:04 +00:00
|
|
|
/* Setting up data transfer.
|
|
|
|
Options: Card to Controller, Block mode, DMA mode, 512 bytes blocks.*/
|
2011-05-07 16:16:14 +00:00
|
|
|
SDIO->ICR = 0xFFFFFFFF;
|
|
|
|
SDIO->MASK = SDIO_MASK_DCRCFAILIE | SDIO_MASK_DTIMEOUTIE |
|
|
|
|
SDIO_MASK_DATAENDIE | SDIO_MASK_STBITERRIE;
|
2011-05-08 05:58:29 +00:00
|
|
|
SDIO->DLEN = n * SDC_BLOCK_SIZE;
|
2011-05-08 06:12:09 +00:00
|
|
|
SDIO->DCTRL = SDIO_DCTRL_DTDIR |
|
|
|
|
SDIO_DCTRL_DBLOCKSIZE_3 | SDIO_DCTRL_DBLOCKSIZE_0 |
|
2011-05-04 14:38:02 +00:00
|
|
|
SDIO_DCTRL_DMAEN |
|
|
|
|
SDIO_DCTRL_DTEN;
|
2011-05-07 13:24:04 +00:00
|
|
|
|
2011-05-04 14:38:02 +00:00
|
|
|
/* DMA channel activation.*/
|
2011-05-08 19:37:57 +00:00
|
|
|
dmaEnableChannel(STM32_DMA2, STM32_DMA_CHANNEL_4);
|
2011-05-07 13:24:04 +00:00
|
|
|
|
2011-05-08 05:58:29 +00:00
|
|
|
if (sdc_lld_send_cmd_short_crc(sdcp, SDC_CMD_READ_MULTIPLE_BLOCK,
|
|
|
|
startblk, resp) ||
|
2011-05-07 16:16:14 +00:00
|
|
|
(resp[0] & SDC_R1_ERROR_MASK))
|
|
|
|
goto error;
|
2011-05-07 13:24:04 +00:00
|
|
|
|
2011-05-07 16:16:14 +00:00
|
|
|
chSysLock();
|
2011-05-08 09:58:19 +00:00
|
|
|
if (SDIO->MASK != 0) {
|
|
|
|
chDbgAssert(sdcp->thread == NULL, "sdc_lld_read(), #1", "not NULL");
|
2011-05-07 19:33:47 +00:00
|
|
|
sdcp->thread = chThdSelf();
|
|
|
|
chSchGoSleepS(THD_STATE_SUSPENDED);
|
2011-05-08 09:58:19 +00:00
|
|
|
chDbgAssert(sdcp->thread == NULL, "sdc_lld_read(), #2", "not NULL");
|
2011-05-07 19:33:47 +00:00
|
|
|
}
|
2011-05-08 19:41:37 +00:00
|
|
|
if ((SDIO->STA & SDIO_STA_DATAEND) == 0) {
|
|
|
|
chSysUnlock();
|
|
|
|
goto error;
|
2011-05-07 19:33:47 +00:00
|
|
|
}
|
2011-05-08 06:12:09 +00:00
|
|
|
dmaDisableChannel(STM32_DMA2, STM32_DMA_CHANNEL_4);
|
|
|
|
SDIO->ICR = 0xFFFFFFFF;
|
|
|
|
SDIO->DCTRL = 0;
|
2011-05-02 19:49:35 +00:00
|
|
|
chSysUnlock();
|
2011-05-07 16:16:14 +00:00
|
|
|
|
2011-05-08 10:02:48 +00:00
|
|
|
return sdc_lld_send_cmd_short_crc(sdcp, SDC_CMD_STOP_TRANSMISSION, 0, resp);
|
2011-05-07 16:16:14 +00:00
|
|
|
error:
|
|
|
|
dmaDisableChannel(STM32_DMA2, STM32_DMA_CHANNEL_4);
|
|
|
|
SDIO->ICR = 0xFFFFFFFF;
|
|
|
|
SDIO->MASK = 0;
|
|
|
|
SDIO->DCTRL = 0;
|
|
|
|
return TRUE;
|
2011-05-02 15:23:50 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2011-05-07 13:24:04 +00:00
|
|
|
* @brief Writes one or more blocks.
|
2011-05-02 15:23:50 +00:00
|
|
|
*
|
|
|
|
* @param[in] sdcp pointer to the @p SDCDriver object
|
2011-05-07 13:24:04 +00:00
|
|
|
* @param[in] startblk first block to write
|
2011-05-02 15:23:50 +00:00
|
|
|
* @param[out] buf pointer to the write buffer
|
|
|
|
* @param[in] n number of blocks to write
|
|
|
|
* @return The operation status.
|
|
|
|
* @retval FALSE operation succeeded, the requested blocks have been
|
|
|
|
* written.
|
|
|
|
* @retval TRUE operation failed.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
2011-05-07 13:24:04 +00:00
|
|
|
bool_t sdc_lld_write(SDCDriver *sdcp, uint32_t startblk,
|
|
|
|
const uint8_t *buf, uint32_t n) {
|
2011-05-08 19:46:49 +00:00
|
|
|
uint32_t resp[1];
|
|
|
|
|
|
|
|
/* Prepares the DMA channel for writing.*/
|
|
|
|
dmaChannelSetup(&STM32_DMA2->channels[STM32_DMA_CHANNEL_4],
|
|
|
|
(n * SDC_BLOCK_SIZE) / sizeof (uint32_t), buf,
|
|
|
|
(STM32_SDC_SDIO_DMA_PRIORITY << 12) |
|
|
|
|
DMA_CCR1_PSIZE_1 | DMA_CCR1_MSIZE_1 |
|
|
|
|
DMA_CCR1_MINC | DMA_CCR1_DIR);
|
|
|
|
|
|
|
|
/* Write multiple blocks command.*/
|
|
|
|
if (sdc_lld_send_cmd_short_crc(sdcp, SDC_CMD_WRITE_MULTIPLE_BLOCK,
|
|
|
|
startblk, resp) ||
|
|
|
|
(resp[0] & SDC_R1_ERROR_MASK))
|
|
|
|
return TRUE;
|
|
|
|
|
|
|
|
/* Setting up data transfer.
|
|
|
|
Options: Controller to Card, Block mode, DMA mode, 512 bytes blocks.*/
|
|
|
|
SDIO->ICR = 0xFFFFFFFF;
|
|
|
|
SDIO->MASK = SDIO_MASK_DCRCFAILIE | SDIO_MASK_DTIMEOUTIE |
|
|
|
|
SDIO_MASK_DATAENDIE | SDIO_MASK_TXUNDERRIE |
|
|
|
|
SDIO_MASK_STBITERRIE;
|
|
|
|
SDIO->DLEN = n * SDC_BLOCK_SIZE;
|
|
|
|
SDIO->DCTRL = SDIO_DCTRL_DBLOCKSIZE_3 | SDIO_DCTRL_DBLOCKSIZE_0 |
|
|
|
|
SDIO_DCTRL_DMAEN |
|
|
|
|
SDIO_DCTRL_DTEN;
|
|
|
|
|
|
|
|
/* DMA channel activation.*/
|
|
|
|
dmaEnableChannel(STM32_DMA2, STM32_DMA_CHANNEL_4);
|
2011-05-08 09:58:19 +00:00
|
|
|
|
2011-05-08 19:46:49 +00:00
|
|
|
/* Note the mask is checked before going to sleep because the interrupt
|
|
|
|
may have occurred before reaching the critical zone.*/
|
|
|
|
chSysLock();
|
|
|
|
if (SDIO->MASK != 0) {
|
|
|
|
chDbgAssert(sdcp->thread == NULL, "sdc_lld_write(), #1", "not NULL");
|
|
|
|
sdcp->thread = chThdSelf();
|
|
|
|
chSchGoSleepS(THD_STATE_SUSPENDED);
|
|
|
|
chDbgAssert(sdcp->thread == NULL, "sdc_lld_write(), #2", "not NULL");
|
|
|
|
}
|
|
|
|
if ((SDIO->STA & SDIO_STA_DATAEND) == 0) {
|
|
|
|
chSysUnlock();
|
|
|
|
goto error;
|
|
|
|
}
|
|
|
|
dmaDisableChannel(STM32_DMA2, STM32_DMA_CHANNEL_4);
|
|
|
|
SDIO->ICR = 0xFFFFFFFF;
|
|
|
|
SDIO->DCTRL = 0;
|
|
|
|
chSysUnlock();
|
|
|
|
|
|
|
|
return sdc_lld_send_cmd_short_crc(sdcp, SDC_CMD_STOP_TRANSMISSION, 0, resp);
|
|
|
|
error:
|
|
|
|
dmaDisableChannel(STM32_DMA2, STM32_DMA_CHANNEL_4);
|
|
|
|
SDIO->ICR = 0xFFFFFFFF;
|
|
|
|
SDIO->MASK = 0;
|
|
|
|
SDIO->DCTRL = 0;
|
2011-05-02 15:23:50 +00:00
|
|
|
return TRUE;
|
|
|
|
}
|
|
|
|
|
2011-04-26 16:59:14 +00:00
|
|
|
#endif /* HAL_USE_SDC */
|
|
|
|
|
|
|
|
/** @} */
|