2013-03-12 13:07:50 +00:00
|
|
|
/*
|
|
|
|
ChibiOS/RT - Copyright (C) 2006,2007,2008,2009,2010,
|
|
|
|
2011,2012,2013 Giovanni Di Sirio.
|
|
|
|
|
|
|
|
This file is part of ChibiOS/RT.
|
|
|
|
|
|
|
|
ChibiOS/RT is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation; either version 3 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
ChibiOS/RT is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file STM32F37x/stm32_registry.h
|
|
|
|
* @brief STM32F37x capabilities registry.
|
|
|
|
*
|
|
|
|
* @addtogroup HAL
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _STM32_REGISTRY_H_
|
|
|
|
#define _STM32_REGISTRY_H_
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Platform capabilities. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @name STM32F37x capabilities
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
/* ADC attributes.*/
|
|
|
|
#define STM32_HAS_ADC1 TRUE
|
|
|
|
#define STM32_ADC1_DMA_MSK (STM32_DMA_STREAM_ID_MSK(1, 1))
|
|
|
|
#define STM32_ADC1_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_ADC2 FALSE
|
|
|
|
#define STM32_ADC2_DMA_MSK 0
|
|
|
|
#define STM32_ADC2_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_ADC3 FALSE
|
|
|
|
#define STM32_ADC3_DMA_MSK 0
|
|
|
|
#define STM32_ADC3_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_ADC4 FALSE
|
|
|
|
#define STM32_ADC4_DMA_MSK 0
|
|
|
|
#define STM32_ADC4_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_SDADC1 TRUE
|
|
|
|
#define STM32_SDADC1_DMA_MSK (STM32_DMA_STREAM_ID_MSK(2, 3))
|
|
|
|
#define STM32_SDADC1_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_SDADC2 TRUE
|
|
|
|
#define STM32_SDADC2_DMA_MSK (STM32_DMA_STREAM_ID_MSK(2, 4))
|
|
|
|
#define STM32_SDADC2_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_SDADC3 TRUE
|
|
|
|
#define STM32_SDADC3_DMA_MSK (STM32_DMA_STREAM_ID_MSK(2, 5))
|
|
|
|
#define STM32_SDADC3_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
/* CAN attributes.*/
|
|
|
|
#define STM32_HAS_CAN1 TRUE
|
|
|
|
#define STM32_HAS_CAN2 FALSE
|
|
|
|
#define STM32_CAN_MAX_FILTERS 14
|
|
|
|
|
|
|
|
/* DAC attributes.*/
|
|
|
|
#define STM32_HAS_DAC TRUE
|
|
|
|
|
|
|
|
/* DMA attributes.*/
|
|
|
|
#define STM32_ADVANCED_DMA FALSE
|
|
|
|
#define STM32_HAS_DMA1 TRUE
|
|
|
|
#define STM32_HAS_DMA2 TRUE
|
|
|
|
|
|
|
|
/* ETH attributes.*/
|
|
|
|
#define STM32_HAS_ETH FALSE
|
|
|
|
|
|
|
|
/* EXTI attributes.*/
|
|
|
|
#define STM32_EXTI_NUM_CHANNELS 29
|
|
|
|
|
|
|
|
/* GPIO attributes.*/
|
|
|
|
#define STM32_HAS_GPIOA TRUE
|
|
|
|
#define STM32_HAS_GPIOB TRUE
|
|
|
|
#define STM32_HAS_GPIOC TRUE
|
|
|
|
#define STM32_HAS_GPIOD TRUE
|
|
|
|
#define STM32_HAS_GPIOE TRUE
|
|
|
|
#define STM32_HAS_GPIOF TRUE
|
|
|
|
#define STM32_HAS_GPIOG FALSE
|
|
|
|
#define STM32_HAS_GPIOH FALSE
|
|
|
|
#define STM32_HAS_GPIOI FALSE
|
|
|
|
|
|
|
|
/* I2C attributes.*/
|
|
|
|
#define STM32_HAS_I2C1 TRUE
|
|
|
|
#define STM32_I2C1_RX_DMA_MSK (STM32_DMA_STREAM_ID_MSK(1, 7))
|
|
|
|
#define STM32_I2C1_RX_DMA_CHN 0x00000000
|
|
|
|
#define STM32_I2C1_TX_DMA_MSK (STM32_DMA_STREAM_ID_MSK(1, 6))
|
|
|
|
#define STM32_I2C1_TX_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_I2C2 TRUE
|
|
|
|
#define STM32_I2C2_RX_DMA_MSK (STM32_DMA_STREAM_ID_MSK(1, 5))
|
|
|
|
#define STM32_I2C2_RX_DMA_CHN 0x00000000
|
|
|
|
#define STM32_I2C2_TX_DMA_MSK (STM32_DMA_STREAM_ID_MSK(1, 4))
|
|
|
|
#define STM32_I2C2_TX_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_I2C3 FALSE
|
|
|
|
#define STM32_I2C3_RX_DMA_MSK 0
|
|
|
|
#define STM32_I2C3_RX_DMA_CHN 0x00000000
|
|
|
|
#define STM32_I2C3_TX_DMA_MSK 0
|
|
|
|
#define STM32_I2C3_TX_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
/* RTC attributes.*/
|
|
|
|
#define STM32_HAS_RTC TRUE
|
|
|
|
#define STM32_RTC_HAS_SUBSECONDS TRUE
|
|
|
|
#define STM32_RTC_IS_CALENDAR TRUE
|
|
|
|
|
|
|
|
/* SDIO attributes.*/
|
|
|
|
#define STM32_HAS_SDIO FALSE
|
|
|
|
|
|
|
|
/* SPI attributes.*/
|
|
|
|
#define STM32_HAS_SPI1 TRUE
|
|
|
|
#define STM32_SPI1_RX_DMA_MSK STM32_DMA_STREAM_ID_MSK(1, 2)
|
|
|
|
#define STM32_SPI1_RX_DMA_CHN 0x00000000
|
|
|
|
#define STM32_SPI1_TX_DMA_MSK STM32_DMA_STREAM_ID_MSK(1, 3)
|
|
|
|
#define STM32_SPI1_TX_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_SPI2 TRUE
|
|
|
|
#define STM32_SPI2_RX_DMA_MSK STM32_DMA_STREAM_ID_MSK(1, 4)
|
|
|
|
#define STM32_SPI2_RX_DMA_CHN 0x00000000
|
|
|
|
#define STM32_SPI2_TX_DMA_MSK STM32_DMA_STREAM_ID_MSK(1, 5)
|
|
|
|
#define STM32_SPI2_TX_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_SPI3 TRUE
|
|
|
|
#define STM32_SPI3_RX_DMA_MSK STM32_DMA_STREAM_ID_MSK(2, 1)
|
|
|
|
#define STM32_SPI3_RX_DMA_CHN 0x00000000
|
|
|
|
#define STM32_SPI3_TX_DMA_MSK STM32_DMA_STREAM_ID_MSK(2, 2)
|
|
|
|
#define STM32_SPI3_TX_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
/* TIM attributes.*/
|
2013-03-12 14:24:54 +00:00
|
|
|
#define STM32_HAS_TIM1 FALSE
|
2013-03-12 13:07:50 +00:00
|
|
|
#define STM32_HAS_TIM2 TRUE
|
|
|
|
#define STM32_HAS_TIM3 TRUE
|
|
|
|
#define STM32_HAS_TIM4 TRUE
|
2013-03-12 14:24:54 +00:00
|
|
|
#define STM32_HAS_TIM5 TRUE
|
2013-03-12 13:07:50 +00:00
|
|
|
#define STM32_HAS_TIM6 TRUE
|
|
|
|
#define STM32_HAS_TIM7 TRUE
|
2013-03-12 14:24:54 +00:00
|
|
|
#define STM32_HAS_TIM8 FALSE
|
2013-03-12 13:07:50 +00:00
|
|
|
#define STM32_HAS_TIM9 FALSE
|
|
|
|
#define STM32_HAS_TIM10 FALSE
|
|
|
|
#define STM32_HAS_TIM11 FALSE
|
2013-03-12 14:24:54 +00:00
|
|
|
#define STM32_HAS_TIM12 TRUE
|
|
|
|
#define STM32_HAS_TIM13 TRUE
|
|
|
|
#define STM32_HAS_TIM14 TRUE
|
2013-03-12 13:07:50 +00:00
|
|
|
#define STM32_HAS_TIM15 TRUE
|
|
|
|
#define STM32_HAS_TIM16 TRUE
|
|
|
|
#define STM32_HAS_TIM17 TRUE
|
|
|
|
#define STM32_HAS_TIM18 TRUE
|
|
|
|
#define STM32_HAS_TIM19 TRUE
|
|
|
|
|
|
|
|
/* USART attributes.*/
|
|
|
|
#define STM32_HAS_USART1 TRUE
|
|
|
|
#define STM32_USART1_RX_DMA_MSK (STM32_DMA_STREAM_ID_MSK(1, 5))
|
|
|
|
#define STM32_USART1_RX_DMA_CHN 0x00000000
|
|
|
|
#define STM32_USART1_TX_DMA_MSK (STM32_DMA_STREAM_ID_MSK(1, 4))
|
|
|
|
#define STM32_USART1_TX_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_USART2 TRUE
|
|
|
|
#define STM32_USART2_RX_DMA_MSK (STM32_DMA_STREAM_ID_MSK(1, 6))
|
|
|
|
#define STM32_USART2_RX_DMA_CHN 0x00000000
|
|
|
|
#define STM32_USART2_TX_DMA_MSK (STM32_DMA_STREAM_ID_MSK(1, 7))
|
|
|
|
#define STM32_USART2_TX_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_USART3 TRUE
|
|
|
|
#define STM32_USART3_RX_DMA_MSK (STM32_DMA_STREAM_ID_MSK(1, 3))
|
|
|
|
#define STM32_USART3_RX_DMA_CHN 0x00000000
|
|
|
|
#define STM32_USART3_TX_DMA_MSK (STM32_DMA_STREAM_ID_MSK(1, 2))
|
|
|
|
#define STM32_USART3_TX_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_UART4 FALSE
|
|
|
|
#define STM32_UART4_RX_DMA_MSK (STM32_DMA_STREAM_ID_MSK(2, 3))
|
|
|
|
#define STM32_UART4_RX_DMA_CHN 0x00000000
|
|
|
|
#define STM32_UART4_TX_DMA_MSK (STM32_DMA_STREAM_ID_MSK(2, 5))
|
|
|
|
#define STM32_UART4_TX_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_UART5 FALSE
|
|
|
|
#define STM32_UART5_RX_DMA_MSK 0
|
|
|
|
#define STM32_UART5_RX_DMA_CHN 0x00000000
|
|
|
|
#define STM32_UART5_TX_DMA_MSK 0
|
|
|
|
#define STM32_UART5_TX_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
#define STM32_HAS_USART6 FALSE
|
|
|
|
#define STM32_USART6_RX_DMA_MSK 0
|
|
|
|
#define STM32_USART6_RX_DMA_CHN 0x00000000
|
|
|
|
#define STM32_USART6_TX_DMA_MSK 0
|
|
|
|
#define STM32_USART6_TX_DMA_CHN 0x00000000
|
|
|
|
|
|
|
|
/* USB attributes.*/
|
|
|
|
#define STM32_HAS_USB TRUE
|
|
|
|
#define STM32_HAS_OTG1 FALSE
|
|
|
|
#define STM32_HAS_OTG2 FALSE
|
|
|
|
/** @} */
|
|
|
|
|
|
|
|
#endif /* _STM32_REGISTRY_H_ */
|
|
|
|
|
|
|
|
/** @} */
|