2010-05-10 16:23:55 +00:00
|
|
|
/*
|
|
|
|
ChibiOS/RT - Copyright (C) 2006,2007,2008,2009,2010 Giovanni Di Sirio.
|
|
|
|
|
|
|
|
This file is part of ChibiOS/RT.
|
|
|
|
|
|
|
|
ChibiOS/RT is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation; either version 3 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
ChibiOS/RT is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
2010-05-18 08:34:00 +00:00
|
|
|
* @file STM32/hal_lld_f103.h
|
|
|
|
* @brief STM32F103 HAL subsystem low level driver header.
|
2010-05-10 16:23:55 +00:00
|
|
|
*
|
2010-05-18 08:34:00 +00:00
|
|
|
* @addtogroup STM32F103_HAL
|
2010-05-10 16:23:55 +00:00
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
2010-05-18 08:34:00 +00:00
|
|
|
#ifndef _HAL_LLD_F103_H_
|
|
|
|
#define _HAL_LLD_F103_H_
|
2010-05-10 16:23:55 +00:00
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver constants. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
#define STM32_HSICLK 8000000 /**< High speed internal clock. */
|
|
|
|
#define STM32_LSICLK 40000 /**< Low speed internal clock. */
|
|
|
|
|
2010-05-12 15:25:16 +00:00
|
|
|
/* RCC_CFGR register bits definitions.*/
|
2010-05-10 16:23:55 +00:00
|
|
|
#define STM32_SW_HSI (0 << 0) /**< SYSCLK source is HSI. */
|
|
|
|
#define STM32_SW_HSE (1 << 0) /**< SYSCLK source is HSE. */
|
|
|
|
#define STM32_SW_PLL (2 << 0) /**< SYSCLK source is PLL. */
|
|
|
|
|
|
|
|
#define STM32_HPRE_DIV1 (0 << 4) /**< SYSCLK divided by 1. */
|
|
|
|
#define STM32_HPRE_DIV2 (8 << 4) /**< SYSCLK divided by 2. */
|
|
|
|
#define STM32_HPRE_DIV4 (9 << 4) /**< SYSCLK divided by 4. */
|
|
|
|
#define STM32_HPRE_DIV8 (10 << 4) /**< SYSCLK divided by 8. */
|
|
|
|
#define STM32_HPRE_DIV16 (11 << 4) /**< SYSCLK divided by 16. */
|
|
|
|
#define STM32_HPRE_DIV64 (12 << 4) /**< SYSCLK divided by 64. */
|
|
|
|
#define STM32_HPRE_DIV128 (13 << 4) /**< SYSCLK divided by 128. */
|
|
|
|
#define STM32_HPRE_DIV256 (14 << 4) /**< SYSCLK divided by 256. */
|
|
|
|
#define STM32_HPRE_DIV512 (15 << 4) /**< SYSCLK divided by 512. */
|
|
|
|
|
|
|
|
#define STM32_PPRE1_DIV1 (0 << 8) /**< HCLK divided by 1. */
|
|
|
|
#define STM32_PPRE1_DIV2 (4 << 8) /**< HCLK divided by 2. */
|
|
|
|
#define STM32_PPRE1_DIV4 (5 << 8) /**< HCLK divided by 4. */
|
|
|
|
#define STM32_PPRE1_DIV8 (6 << 8) /**< HCLK divided by 8. */
|
|
|
|
#define STM32_PPRE1_DIV16 (7 << 8) /**< HCLK divided by 16. */
|
|
|
|
|
|
|
|
#define STM32_PPRE2_DIV1 (0 << 11) /**< HCLK divided by 1. */
|
|
|
|
#define STM32_PPRE2_DIV2 (4 << 11) /**< HCLK divided by 2. */
|
|
|
|
#define STM32_PPRE2_DIV4 (5 << 11) /**< HCLK divided by 4. */
|
|
|
|
#define STM32_PPRE2_DIV8 (6 << 11) /**< HCLK divided by 8. */
|
|
|
|
#define STM32_PPRE2_DIV16 (7 << 11) /**< HCLK divided by 16. */
|
|
|
|
|
|
|
|
#define STM32_ADCPRE_DIV2 (0 << 14) /**< HCLK divided by 2. */
|
|
|
|
#define STM32_ADCPRE_DIV4 (1 << 14) /**< HCLK divided by 4. */
|
|
|
|
#define STM32_ADCPRE_DIV6 (2 << 14) /**< HCLK divided by 6. */
|
|
|
|
#define STM32_ADCPRE_DIV8 (3 << 14) /**< HCLK divided by 8. */
|
|
|
|
|
|
|
|
#define STM32_PLLSRC_HSI (0 << 16) /**< PLL clock source is HSI. */
|
|
|
|
#define STM32_PLLSRC_HSE (1 << 16) /**< PLL clock source is HSE. */
|
|
|
|
|
|
|
|
#define STM32_PLLXTPRE_DIV1 (0 << 17) /**< HSE divided by 1. */
|
|
|
|
#define STM32_PLLXTPRE_DIV2 (1 << 17) /**< HSE divided by 2. */
|
|
|
|
|
2010-05-14 06:43:02 +00:00
|
|
|
#define STM32_MCO_NOCLOCK (0 << 24) /**< No clock on MCO pin. */
|
|
|
|
#define STM32_MCO_SYSCLK (4 << 24) /**< SYSCLK on MCO pin. */
|
|
|
|
#define STM32_MCO_HSI (5 << 24) /**< HSI clock on MCO pin. */
|
|
|
|
#define STM32_MCO_HSE (6 << 24) /**< HSE clock on MCO pin. */
|
|
|
|
#define STM32_MCO_PLLDIV2 (7 << 24) /**< PLL/2 clock on MCO pin. */
|
|
|
|
|
2010-07-05 21:24:09 +00:00
|
|
|
/* Platform specific friendly IRQ names */
|
|
|
|
#define WWDG_IRQHandler Vector40 // Window Watchdog
|
|
|
|
#define PVD_IRQHandler Vector44 // PVD through EXTI Line detect
|
|
|
|
#define TAMPER_IRQHandler Vector48 // Tamper
|
|
|
|
#define RTC_IRQHandler Vector4C // RTC
|
|
|
|
#define FLASH_IRQHandler Vector50 // Flash
|
|
|
|
#define RCC_IRQHandler Vector54 // RCC
|
|
|
|
#define EXTI0_IRQHandler Vector58 // EXTI Line 0
|
|
|
|
#define EXTI1_IRQHandler Vector5C // EXTI Line 1
|
|
|
|
#define EXTI2_IRQHandler Vector60 // EXTI Line 2
|
|
|
|
#define EXTI3_IRQHandler Vector64 // EXTI Line 3
|
|
|
|
#define EXTI4_IRQHandler Vector68 // EXTI Line 4
|
|
|
|
#define DMA1_Channel1_IRQHandler Vector6C // DMA1 Channel 1
|
|
|
|
#define DMA1_Channel2_IRQHandler Vector70 // DMA1 Channel 2
|
|
|
|
#define DMA1_Channel3_IRQHandler Vector74 // DMA1 Channel 3
|
|
|
|
#define DMA1_Channel4_IRQHandler Vector78 // DMA1 Channel 4
|
|
|
|
#define DMA1_Channel5_IRQHandler Vector7C // DMA1 Channel 5
|
|
|
|
#define DMA1_Channel6_IRQHandler Vector80 // DMA1 Channel 6
|
|
|
|
#define DMA1_Channel7_IRQHandler Vector84 // DMA1 Channel 7
|
|
|
|
#define ADC1_2_IRQHandler Vector88 // ADC1_2
|
|
|
|
#define USB_HP_CAN1_TX_IRQHandler Vector8C // USB High Priority or CAN1 TX
|
|
|
|
#define USB_LP_CAN1_RX0_IRQHandler Vector90 // USB Low Priority or CAN1 RX0
|
|
|
|
#define CAN1_RX1_IRQHandler Vector94 // CAN1 RX1
|
|
|
|
#define CAN1_SCE_IRQHandler Vector98 // CAN1 SCE
|
|
|
|
#define EXTI9_5_IRQHandler Vector9C // EXTI Line 9..5
|
|
|
|
#define TIM1_BRK_IRQHandler VectorA0 // TIM1 Break
|
|
|
|
#define TIM1_UP_IRQHandler VectorA4 // TIM1 Update
|
|
|
|
#define TIM1_TRG_COM_IRQHandler VectorA8 // TIM1 Trigger and Commutation
|
|
|
|
#define TIM1_CC_IRQHandler VectorAC // TIM1 Capture Compare
|
|
|
|
#define TIM2_IRQHandler VectorB0 // TIM2
|
|
|
|
#define TIM3_IRQHandler VectorB4 // TIM3
|
2010-07-06 00:25:43 +00:00
|
|
|
#if defined(STM32F10X_MD) || defined(STM32F10X_HD)
|
2010-07-05 21:24:09 +00:00
|
|
|
#define TIM4_IRQHandler VectorB8 // TIM4
|
|
|
|
#endif
|
|
|
|
#define I2C1_EV_IRQHandler VectorBC // I2C1 Event
|
|
|
|
#define I2C1_ER_IRQHandler VectorC0 // I2C1 Error
|
2010-07-06 00:25:43 +00:00
|
|
|
#if defined(STM32F10X_MD) || defined(STM32F10X_HD)
|
2010-07-05 21:24:09 +00:00
|
|
|
#define I2C2_EV_IRQHandler VectorC4 // I2C2 Event
|
|
|
|
#define I2C2_ER_IRQHandler VectorC8 // I2C2 Error
|
|
|
|
#endif
|
|
|
|
#define SPI1_IRQHandler VectorCC // SPI1
|
2010-07-06 00:25:43 +00:00
|
|
|
#if defined(STM32F10X_MD) || defined(STM32F10X_HD)
|
2010-07-05 21:24:09 +00:00
|
|
|
#define SPI2_IRQHandler VectorD0 // SPI2
|
|
|
|
#endif
|
|
|
|
#define USART1_IRQHandler VectorD4 // USART1
|
|
|
|
#define USART2_IRQHandler VectorD8 // USART2
|
2010-07-06 00:25:43 +00:00
|
|
|
#if defined(STM32F10X_MD) || defined(STM32F10X_HD)
|
2010-07-05 21:24:09 +00:00
|
|
|
#define USART3_IRQHandler VectorDC // USART3
|
|
|
|
#endif
|
|
|
|
#define EXTI15_10_IRQHandler VectorE0 // EXTI Line 15..10
|
|
|
|
#define RTCAlarm_IRQHandler VectorE4 // RTC Alarm through EXTI Line
|
|
|
|
#define USBWakeUp_IRQHandler VectorE8 // USB Wakeup from suspend
|
2010-07-06 00:25:43 +00:00
|
|
|
#if defined(STM32F10X_HD)
|
|
|
|
#define TIM8_BRK_IRQHandler VectorEC // TIM8 Break
|
|
|
|
#define TIM8_UP_IRQHandler VectorF0 // TIM8 Update
|
|
|
|
#define TIM8_TRG_COM_IRQHandler VectorF4 // TIM8 Trigger and Commutation
|
|
|
|
#define TIM8_CC_IRQHandler VectorF8 // TIM8 Capture Compare
|
|
|
|
#define ADC3_IRQHandler VectorFC // ADC3
|
|
|
|
#define FSMC_IRQHandler Vector100 // FSMC
|
|
|
|
#define SDIO_IRQHandler Vector104 // SDIO
|
|
|
|
#define TIM5_IRQHandler Vector108 // TIM5
|
|
|
|
#define SPI3_IRQHandler Vector10C // SPI3
|
|
|
|
#define UART4_IRQHandler Vector110 // UART4
|
|
|
|
#define UART5_IRQHandler Vector114 // UART5
|
|
|
|
#define TIM6_IRQHandler Vector118 // TIM6
|
|
|
|
#define TIM7_IRQHandler Vector11C // TIM7
|
|
|
|
#define DMA2_Channel1_IRQHandler Vector120 // DMA2 Channel1
|
|
|
|
#define DMA2_Channel2_IRQHandler Vector124 // DMA2 Channel2
|
|
|
|
#define DMA2_Channel3_IRQHandler Vector128 // DMA2 Channel3
|
|
|
|
#define DMA2_Channel4_5_IRQHandler Vector12C // DMA2 Channel4 & Channel5
|
|
|
|
#endif
|
2010-07-05 21:24:09 +00:00
|
|
|
|
|
|
|
|
2010-05-10 16:23:55 +00:00
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver pre-compile time settings. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Main clock source selection.
|
2010-05-12 15:25:16 +00:00
|
|
|
* @note If the selected clock source is not the PLL then the PLL is not
|
2010-05-10 16:23:55 +00:00
|
|
|
* initialized and started.
|
2010-05-12 15:25:16 +00:00
|
|
|
* @note The default value is calculated for a 72MHz system clock from
|
|
|
|
* a 8MHz crystal using the PLL.
|
2010-05-10 16:23:55 +00:00
|
|
|
*/
|
2010-05-13 14:02:17 +00:00
|
|
|
#if !defined(STM32_SW) || defined(__DOXYGEN__)
|
2010-05-10 16:23:55 +00:00
|
|
|
#define STM32_SW STM32_SW_PLL
|
2010-05-13 14:02:17 +00:00
|
|
|
#endif
|
2010-05-10 16:23:55 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Clock source for the PLL.
|
|
|
|
* @note This setting has only effect if the PLL is selected as the
|
|
|
|
* system clock source.
|
2010-05-12 15:25:16 +00:00
|
|
|
* @note The default value is calculated for a 72MHz system clock from
|
|
|
|
* a 8MHz crystal using the PLL.
|
2010-05-10 16:23:55 +00:00
|
|
|
*/
|
|
|
|
#if !defined(STM32_PLLSRC) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_PLLSRC STM32_PLLSRC_HSE
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Crystal PLL pre-divider.
|
|
|
|
* @note This setting has only effect if the PLL is selected as the
|
|
|
|
* system clock source.
|
2010-05-12 15:25:16 +00:00
|
|
|
* @note The default value is calculated for a 72MHz system clock from
|
|
|
|
* a 8MHz crystal using the PLL.
|
2010-05-10 16:23:55 +00:00
|
|
|
*/
|
|
|
|
#if !defined(STM32_PLLXTPRE) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_PLLXTPRE STM32_PLLXTPRE_DIV1
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2010-05-13 14:02:17 +00:00
|
|
|
* @brief PLL multiplier value.
|
|
|
|
* @note The allowed range is 2...16.
|
2010-05-12 15:25:16 +00:00
|
|
|
* @note The default value is calculated for a 72MHz system clock from
|
|
|
|
* a 8MHz crystal using the PLL.
|
2010-05-10 16:23:55 +00:00
|
|
|
*/
|
2010-05-13 14:02:17 +00:00
|
|
|
#if !defined(STM32_PLLMUL_VALUE) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_PLLMUL_VALUE 9
|
2010-05-10 16:23:55 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief AHB prescaler value.
|
2010-05-12 15:25:16 +00:00
|
|
|
* @note The default value is calculated for a 72MHz system clock from
|
|
|
|
* a 8MHz crystal using the PLL.
|
2010-05-10 16:23:55 +00:00
|
|
|
*/
|
|
|
|
#if !defined(STM32_HPRE) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_HPRE STM32_HPRE_DIV1
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief APB1 prescaler value.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_PPRE1) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_PPRE1 STM32_PPRE1_DIV2
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief APB2 prescaler value.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_PPRE2) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_PPRE2 STM32_PPRE2_DIV2
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief ADC prescaler value.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_ADCPRE) || defined(__DOXYGEN__)
|
2010-05-13 14:02:17 +00:00
|
|
|
#define STM32_ADCPRE STM32_ADCPRE_DIV4
|
2010-05-10 16:23:55 +00:00
|
|
|
#endif
|
|
|
|
|
2010-05-14 06:43:02 +00:00
|
|
|
/**
|
|
|
|
* @brief MCO pin setting.
|
|
|
|
*/
|
|
|
|
#if !defined(STM32_MCO) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_MCO STM32_MCO_NOCLOCK
|
|
|
|
#endif
|
|
|
|
|
2010-05-10 16:23:55 +00:00
|
|
|
/*===========================================================================*/
|
|
|
|
/* Derived constants and error checks. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/* HSE prescaler setting check.*/
|
|
|
|
#if (STM32_PLLXTPRE != STM32_PLLXTPRE_DIV1) && \
|
|
|
|
(STM32_PLLXTPRE != STM32_PLLXTPRE_DIV2)
|
|
|
|
#error "invalid STM32_PLLXTPRE value specified"
|
|
|
|
#endif
|
2010-05-13 14:02:17 +00:00
|
|
|
/**
|
|
|
|
* @brief PLLMUL field.
|
|
|
|
*/
|
|
|
|
#if ((STM32_PLLMUL_VALUE >= 2) && (STM32_PLLMUL_VALUE <= 16)) || \
|
|
|
|
defined(__DOXYGEN__)
|
|
|
|
#define STM32_PLLMUL ((STM32_PLLMUL_VALUE - 2) << 18)
|
|
|
|
#else
|
|
|
|
#error "invalid STM32_PLLMUL_VALUE value specified"
|
|
|
|
#endif
|
2010-05-10 16:23:55 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief PLL input clock frequency.
|
|
|
|
*/
|
|
|
|
#if (STM32_PLLSRC == STM32_PLLSRC_HSE) || defined(__DOXYGEN__)
|
|
|
|
#if STM32_PLLXTPRE == STM32_PLLXTPRE_DIV1
|
|
|
|
#define STM32_PLLCLKIN (STM32_HSECLK / 1)
|
|
|
|
#else
|
|
|
|
#define STM32_PLLCLKIN (STM32_HSECLK / 2)
|
|
|
|
#endif
|
|
|
|
#elif STM32_PLLSRC == STM32_PLLSRC_HSI
|
|
|
|
#define STM32_PLLCLKIN (STM32_HSICLK / 2)
|
|
|
|
#else
|
|
|
|
#error "invalid STM32_PLLSRC value specified"
|
|
|
|
#endif
|
|
|
|
|
2010-05-12 15:25:16 +00:00
|
|
|
/* PLL input frequency range check.*/
|
|
|
|
#if (STM32_PLLCLKIN < 3000000) || (STM32_PLLCLKIN > 12000000)
|
|
|
|
#error "STM32_PLLCLKIN outside acceptable range (3...12MHz)"
|
|
|
|
#endif
|
|
|
|
|
2010-05-13 14:02:17 +00:00
|
|
|
/**
|
|
|
|
* @brief PLL output clock frequency.
|
|
|
|
*/
|
|
|
|
#define STM32_PLLCLKOUT (STM32_PLLCLKIN * STM32_PLLMUL_VALUE)
|
|
|
|
|
2010-05-12 15:25:16 +00:00
|
|
|
/* PLL output frequency range check.*/
|
|
|
|
#if (STM32_PLLCLKOUT < 16000000) || (STM32_PLLCLKOUT > 72000000)
|
|
|
|
#error "STM32_PLLCLKOUT outside acceptable range (16...72MHz)"
|
|
|
|
#endif
|
|
|
|
|
2010-05-10 16:23:55 +00:00
|
|
|
/**
|
|
|
|
* @brief System clock source.
|
|
|
|
*/
|
|
|
|
#if (STM32_SW == STM32_SW_PLL) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_SYSCLK STM32_PLLCLKOUT
|
|
|
|
#elif (STM32_SW == STM32_SW_HSI)
|
2010-05-12 15:25:16 +00:00
|
|
|
#define STM32_SYSCLK STM32_HSICLK
|
2010-05-10 16:23:55 +00:00
|
|
|
#elif (STM32_SW == STM32_SW_HSE)
|
2010-05-12 15:25:16 +00:00
|
|
|
#define STM32_SYSCLK STM32_HSECLK
|
2010-05-10 16:23:55 +00:00
|
|
|
#else
|
|
|
|
#error "invalid STM32_SYSCLK_SW value specified"
|
|
|
|
#endif
|
|
|
|
|
2010-05-13 14:02:17 +00:00
|
|
|
/* Check on the system clock.*/
|
2010-05-10 16:23:55 +00:00
|
|
|
#if STM32_SYSCLK > 72000000
|
|
|
|
#error "STM32_SYSCLK above maximum rated frequency (72MHz)"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief AHB frequency.
|
|
|
|
*/
|
|
|
|
#if (STM32_HPRE == STM32_HPRE_DIV1) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_HCLK (STM32_SYSCLK / 1)
|
|
|
|
#elif STM32_HPRE == STM32_HPRE_DIV2
|
|
|
|
#define STM32_HCLK (STM32_SYSCLK / 2)
|
|
|
|
#elif STM32_HPRE == STM32_HPRE_DIV4
|
|
|
|
#define STM32_HCLK (STM32_SYSCLK / 4)
|
|
|
|
#elif STM32_HPRE == STM32_HPRE_DIV8
|
|
|
|
#define STM32_HCLK (STM32_SYSCLK / 8)
|
|
|
|
#elif STM32_HPRE == STM32_HPRE_DIV16
|
|
|
|
#define STM32_HCLK (STM32_SYSCLK / 16)
|
|
|
|
#elif STM32_HPRE == STM32_HPRE_DIV64
|
|
|
|
#define STM32_HCLK (STM32_SYSCLK / 64)
|
|
|
|
#elif STM32_HPRE == STM32_HPRE_DIV128
|
|
|
|
#define STM32_HCLK (STM32_SYSCLK / 128)
|
|
|
|
#elif STM32_HPRE == STM32_HPRE_DIV256
|
|
|
|
#define STM32_HCLK (STM32_SYSCLK / 256)
|
|
|
|
#elif STM32_HPRE == STM32_HPRE_DIV512
|
|
|
|
#define STM32_HCLK (STM32_SYSCLK / 512)
|
|
|
|
#else
|
|
|
|
#error "invalid STM32_HPRE value specified"
|
|
|
|
#endif
|
|
|
|
|
2010-05-12 15:25:16 +00:00
|
|
|
/* AHB frequency check.*/
|
|
|
|
#if STM32_HPRE > 72000000
|
|
|
|
#error "STM32_HPRE exceeding maximum frequency (72MHz)"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief APB1 frequency.
|
|
|
|
*/
|
2010-05-10 16:23:55 +00:00
|
|
|
#if (STM32_PPRE1 == STM32_PPRE1_DIV1) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_PCLK1 (STM32_HCLK / 1)
|
|
|
|
#elif STM32_PPRE1 == STM32_PPRE1_DIV2
|
|
|
|
#define STM32_PCLK1 (STM32_HCLK / 2)
|
|
|
|
#elif STM32_PPRE1 == STM32_PPRE1_DIV4
|
|
|
|
#define STM32_PCLK1 (STM32_HCLK / 4)
|
|
|
|
#elif STM32_PPRE1 == STM32_PPRE1_DIV8
|
|
|
|
#define STM32_PCLK1 (STM32_HCLK / 8)
|
|
|
|
#elif STM32_PPRE1 == STM32_PPRE1_DIV16
|
|
|
|
#define STM32_PCLK1 (STM32_HCLK / 16)
|
|
|
|
#else
|
|
|
|
#error "invalid STM32_PPRE1 value specified"
|
|
|
|
#endif
|
|
|
|
|
2010-05-12 15:25:16 +00:00
|
|
|
/* APB1 frequency check.*/
|
|
|
|
#if STM32_PCLK2 > 36000000
|
|
|
|
#error "STM32_PCLK1 exceeding maximum frequency (36MHz)"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief APB2 frequency.
|
|
|
|
*/
|
2010-05-10 16:23:55 +00:00
|
|
|
#if (STM32_PPRE2 == STM32_PPRE2_DIV1) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_PCLK2 (STM32_HCLK / 1)
|
|
|
|
#elif STM32_PPRE2 == STM32_PPRE2_DIV2
|
|
|
|
#define STM32_PCLK2 (STM32_HCLK / 2)
|
|
|
|
#elif STM32_PPRE2 == STM32_PPRE2_DIV4
|
|
|
|
#define STM32_PCLK2 (STM32_HCLK / 4)
|
|
|
|
#elif STM32_PPRE2 == STM32_PPRE2_DIV8
|
|
|
|
#define STM32_PCLK2 (STM32_HCLK / 8)
|
|
|
|
#elif STM32_PPRE2 == STM32_PPRE2_DIV16
|
|
|
|
#define STM32_PCLK2 (STM32_HCLK / 16)
|
|
|
|
#else
|
|
|
|
#error "invalid STM32_PPRE2 value specified"
|
|
|
|
#endif
|
|
|
|
|
2010-05-12 15:25:16 +00:00
|
|
|
/* APB2 frequency check.*/
|
|
|
|
#if STM32_PCLK2 > 72000000
|
|
|
|
#error "STM32_PCLK2 exceeding maximum frequency (72MHz)"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2010-05-13 14:02:17 +00:00
|
|
|
* @brief ADC frequency.
|
2010-05-12 15:25:16 +00:00
|
|
|
*/
|
|
|
|
#if (STM32_ADCPRE == STM32_ADCPRE_DIV2) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_ADCCLK (STM32_PCLK2 / 2)
|
|
|
|
#elif STM32_ADCPRE == STM32_ADCPRE_DIV4
|
|
|
|
#define STM32_ADCCLK (STM32_PCLK2 / 4)
|
|
|
|
#elif STM32_ADCPRE == STM32_ADCPRE_DIV6
|
|
|
|
#define STM32_ADCCLK (STM32_PCLK2 / 6)
|
|
|
|
#elif STM32_ADCPRE == STM32_ADCPRE_DIV8
|
|
|
|
#define STM32_ADCCLK (STM32_PCLK2 / 8)
|
|
|
|
#else
|
|
|
|
#error "invalid STM32_ADCPRE value specified"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* ADC frequency check.*/
|
|
|
|
#if STM32_ADCCLK > 14000000
|
|
|
|
#error "STM32_ADCCLK exceeding maximum frequency (14MHz)"
|
|
|
|
#endif
|
|
|
|
|
2010-06-21 21:59:47 +00:00
|
|
|
/**
|
2010-06-22 07:30:08 +00:00
|
|
|
* @brief Timers 2, 3, 4, 5, 6, 7, 12, 13, 14 clock.
|
2010-06-21 21:59:47 +00:00
|
|
|
*/
|
|
|
|
#if (STM32_PPRE1 == STM32_PPRE1_DIV1) || defined(__DOXYGEN__)
|
2010-06-22 07:30:08 +00:00
|
|
|
#define STM32_TIMCLK1 (STM32_PCLK1 * 1)
|
2010-06-21 21:59:47 +00:00
|
|
|
#else
|
2010-06-22 07:30:08 +00:00
|
|
|
#define STM32_TIMCLK1 (STM32_PCLK1 * 2)
|
2010-06-21 21:59:47 +00:00
|
|
|
#endif
|
|
|
|
|
2010-06-22 07:30:08 +00:00
|
|
|
/**
|
|
|
|
* @brief Timers 1, 8, 9, 10 and 11 clock.
|
|
|
|
*/
|
2010-06-21 21:59:47 +00:00
|
|
|
#if (STM32_PPRE2 == STM32_PPRE2_DIV1) || defined(__DOXYGEN__)
|
2010-06-22 07:30:08 +00:00
|
|
|
#define STM32_TIMCLK2 (STM32_PCLK2 * 1)
|
2010-06-21 21:59:47 +00:00
|
|
|
#else
|
2010-06-22 07:30:08 +00:00
|
|
|
#define STM32_TIMCLK2 (STM32_PCLK2 * 2)
|
2010-06-21 21:59:47 +00:00
|
|
|
#endif
|
|
|
|
|
2010-05-10 16:23:55 +00:00
|
|
|
/**
|
|
|
|
* @brief Flash settings.
|
|
|
|
*/
|
|
|
|
#if (STM32_HCLK <= 24000000) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_FLASHBITS 0x00000010
|
|
|
|
#elif STM32_HCLK <= 48000000
|
|
|
|
#define STM32_FLASHBITS 0x00000011
|
|
|
|
#else
|
|
|
|
#define STM32_FLASHBITS 0x00000012
|
|
|
|
#endif
|
|
|
|
|
2010-05-18 08:34:00 +00:00
|
|
|
#endif /* _HAL_LLD_F103_H_ */
|
2010-05-10 16:23:55 +00:00
|
|
|
|
|
|
|
/** @} */
|