2012-10-22 17:46:59 +00:00
|
|
|
/*
|
|
|
|
ChibiOS/RT - Copyright (C) 2006,2007,2008,2009,2010,
|
|
|
|
2011,2012 Giovanni Di Sirio.
|
|
|
|
|
|
|
|
This file is part of ChibiOS/RT.
|
|
|
|
|
|
|
|
ChibiOS/RT is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation; either version 3 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
ChibiOS/RT is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* STM32F30x drivers configuration.
|
|
|
|
* The following settings override the default settings present in
|
|
|
|
* the various device driver implementation headers.
|
|
|
|
* Note that the settings for each driver only have effect if the whole
|
|
|
|
* driver is enabled in halconf.h.
|
|
|
|
*
|
|
|
|
* IRQ priorities:
|
|
|
|
* 15...0 Lowest...Highest.
|
|
|
|
*
|
|
|
|
* DMA priorities:
|
|
|
|
* 0...3 Lowest...Highest.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define STM32F30x_MCUCONF
|
|
|
|
|
|
|
|
/*
|
|
|
|
* HAL driver system settings.
|
|
|
|
*/
|
|
|
|
#define STM32_NO_INIT FALSE
|
2012-10-24 09:46:46 +00:00
|
|
|
#define STM32_PVD_ENABLE FALSE
|
|
|
|
#define STM32_PLS STM32_PLS_LEV0
|
|
|
|
#define STM32_HSI_ENABLED TRUE
|
|
|
|
#define STM32_LSI_ENABLED TRUE
|
|
|
|
#define STM32_HSE_ENABLED TRUE
|
|
|
|
#define STM32_LSE_ENABLED FALSE
|
|
|
|
#define STM32_SW STM32_SW_PLL
|
|
|
|
#define STM32_PLLSRC STM32_PLLSRC_HSE
|
|
|
|
#define STM32_PREDIV_VALUE 1
|
|
|
|
#define STM32_PLLMUL_VALUE 8
|
|
|
|
#define STM32_HPRE STM32_HPRE_DIV1
|
|
|
|
#define STM32_PPRE1 STM32_PPRE1_DIV2
|
|
|
|
#define STM32_PPRE2 STM32_PPRE2_DIV1
|
|
|
|
#define STM32_MCOSEL STM32_MCOSEL_NOCLOCK
|
|
|
|
#define STM32_ADC12PRES STM32_ADC12PRES_DIV1
|
|
|
|
#define STM32_ADC34PRES STM32_ADC34PRES_DIV1
|
|
|
|
#define STM32_USART1SW STM32_USART1SW_PCLK
|
|
|
|
#define STM32_USART2SW STM32_USART2SW_PCLK
|
|
|
|
#define STM32_USART3SW STM32_USART3SW_PCLK
|
|
|
|
#define STM32_UART4SW STM32_UART4SW_PCLK
|
|
|
|
#define STM32_UART5SW STM32_UART5SW_PCLK
|
|
|
|
#define STM32_I2C1SW STM32_I2C1SW_SYSCLK
|
|
|
|
#define STM32_I2C2SW STM32_I2C2SW_SYSCLK
|
|
|
|
#define STM32_TIM1SW STM32_TIM1SW_PCLK2
|
|
|
|
#define STM32_TIM8SW STM32_TIM8SW_PCLK2
|
|
|
|
#define STM32_RTCSEL STM32_RTCSEL_LSI
|
|
|
|
#define STM32_USB_CLOCK_REQUIRED TRUE
|
|
|
|
#define STM32_USBPRE STM32_USBPRE_DIV1P5
|