2014-07-26 09:24:53 +00:00
|
|
|
/*
|
2015-01-11 13:56:55 +00:00
|
|
|
ChibiOS - Copyright (C) 2006..2015 Giovanni Di Sirio
|
2014-07-26 09:24:53 +00:00
|
|
|
|
|
|
|
Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
you may not use this file except in compliance with the License.
|
|
|
|
You may obtain a copy of the License at
|
|
|
|
|
|
|
|
http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
|
|
|
|
Unless required by applicable law or agreed to in writing, software
|
|
|
|
distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
See the License for the specific language governing permissions and
|
|
|
|
limitations under the License.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file STM32/DACv1/dac_lld.h
|
|
|
|
* @brief STM32 DAC subsystem low level driver header.
|
|
|
|
*
|
|
|
|
* @addtogroup DAC
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _DAC_LLD_H_
|
|
|
|
#define _DAC_LLD_H_
|
|
|
|
|
|
|
|
#include "stm32_tim.h"
|
|
|
|
|
|
|
|
#if HAL_USE_DAC || defined(__DOXYGEN__)
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver constants. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
2015-05-02 12:28:09 +00:00
|
|
|
/**
|
|
|
|
* @name DAC trigger modes
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
#define DAC_TRG_MASK 7U
|
|
|
|
#define DAC_TRG(n) (n)
|
|
|
|
#define DAC_TRG_EXT 6U
|
|
|
|
#define DAC_TRG_SW 7U
|
|
|
|
/** @} */
|
|
|
|
|
2014-07-26 09:24:53 +00:00
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver pre-compile time settings. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @name Configuration options
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief Enables the DAC dual mode.
|
|
|
|
* @note In dual mode DAC second channels cannot be accessed individually.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !defined(STM32_DAC_DUAL_MODE) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_DAC_DUAL_MODE FALSE
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief DAC1 CH1 driver enable switch.
|
|
|
|
* @details If set to @p TRUE the support for DAC1 channel 1 is included.
|
|
|
|
* @note The default is @p FALSE.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !defined(STM32_DAC_USE_DAC1_CH1) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_DAC_USE_DAC1_CH1 FALSE
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief DAC1 CH2 driver enable switch.
|
|
|
|
* @details If set to @p TRUE the support for DAC1 channel 2 is included.
|
|
|
|
* @note The default is @p FALSE.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !defined(STM32_DAC_USE_DAC1_CH2) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_DAC_USE_DAC1_CH2 FALSE
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief DAC2 CH1 driver enable switch.
|
|
|
|
* @details If set to @p TRUE the support for DAC2 channel 1 is included.
|
|
|
|
* @note The default is @p FALSE.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !defined(STM32_DAC_USE_DAC2_CH1) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_DAC_USE_DAC2_CH1 FALSE
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief DAC2 CH2 driver enable switch.
|
|
|
|
* @details If set to @p TRUE the support for DAC2 channel 2 is included.
|
|
|
|
* @note The default is @p FALSE.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !defined(STM32_DAC_USE_DAC2_CH2) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_DAC_USE_DAC2_CH2 FALSE
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief DAC1 CH1 interrupt priority level setting.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !defined(STM32_DAC1_CH1_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_DAC1_CH1_IRQ_PRIORITY 10
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief DAC1 CH2 interrupt priority level setting.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !defined(STM32_DAC1_CH2_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_DAC1_CH2_IRQ_PRIORITY 10
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief DAC2 CH1 interrupt priority level setting.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !defined(STM32_DAC2_CH1_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_DAC2_CH1_IRQ_PRIORITY 10
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief DAC2 CH2 interrupt priority level setting.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !defined(STM32_DAC2_CH2_IRQ_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_DAC2_CH2_IRQ_PRIORITY 10
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief DAC1 CH1 DMA priority (0..3|lowest..highest).
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !defined(STM32_DAC1_CH1_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_DAC1_CH1_DMA_PRIORITY 2
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief DAC1 CH2 DMA priority (0..3|lowest..highest).
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !defined(STM32_DAC1_CH2_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_DAC1_CH2_DMA_PRIORITY 2
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief DAC2 CH1 DMA priority (0..3|lowest..highest).
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !defined(STM32_DAC2_CH1_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_DAC2_CH1_DMA_PRIORITY 2
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief DAC2 CH2 DMA priority (0..3|lowest..highest).
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !defined(STM32_DAC2_CH2_DMA_PRIORITY) || defined(__DOXYGEN__)
|
|
|
|
#define STM32_DAC2_CH2_DMA_PRIORITY 2
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Derived constants and error checks. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
#if STM32_DAC_USE_DAC1_CH1 && !STM32_HAS_DAC1_CH1
|
|
|
|
#error "DAC1 CH1 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_DAC_USE_DAC1_CH2 && !STM32_HAS_DAC1_CH2
|
|
|
|
#error "DAC1 CH2 not present in the selected device"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_DAC_USE_DAC2_CH1 && !STM32_HAS_DAC2_CH1
|
|
|
|
#error "DAC2 CH1 not present in the selected device"
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
#if STM32_DAC_USE_DAC2_CH2 && !STM32_HAS_DAC2_CH2
|
|
|
|
#error "DAC2 CH2 not present in the selected device"
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
#if (STM32_DAC_USE_DAC1_CH2 || STM32_DAC_USE_DAC2_CH2) && STM32_DAC_DUAL_MODE
|
|
|
|
#error "DACx CH2 cannot be used independently in dual mode"
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
#if !STM32_DAC_USE_DAC1_CH1 && !STM32_DAC_USE_DAC1_CH2 && \
|
|
|
|
!STM32_DAC_USE_DAC2_CH1 && !STM32_DAC_USE_DAC2_CH2
|
2014-07-26 09:24:53 +00:00
|
|
|
#error "DAC driver activated but no DAC peripheral assigned"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* The following checks are only required when there is a DMA able to
|
|
|
|
reassign streams to different channels.*/
|
|
|
|
#if STM32_ADVANCED_DMA
|
|
|
|
/* Check on the presence of the DMA streams settings in mcuconf.h.*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if STM32_DAC_USE_DAC1_CH1 && !defined(STM32_DAC1_CH1_DMA_STREAM)
|
|
|
|
#error "DAC1 CH1 DMA stream not defined"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_DAC_USE_DAC1_CH2 && !defined(STM32_DAC1_CH2_DMA_STREAM)
|
|
|
|
#error "DAC1 CH2 DMA stream not defined"
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
#if STM32_DAC_USE_DAC2_CH1 && !defined(STM32_DAC2_CH1_DMA_STREAM)
|
|
|
|
#error "DAC2 CH1 DMA stream not defined"
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
#if STM32_DAC_USE_DAC2_CH2 && !defined(STM32_DAC2_CH2_DMA_STREAM)
|
|
|
|
#error "DAC2 CH2 DMA stream not defined"
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Check on the validity of the assigned DMA channels.*/
|
2015-05-01 16:03:03 +00:00
|
|
|
#if STM32_DAC_USE_DAC1_CH1 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_DAC1_CH1_DMA_STREAM, STM32_DAC1_CH1_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to DAC1 CH1"
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
#if STM32_DAC_USE_DAC1_CH2 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_DAC1_CH2_DMA_STREAM, STM32_DAC1_CH2_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to DAC1 CH2"
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
#if STM32_DAC_USE_DAC2_CH1 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_DAC2_CH1_DMA_STREAM, STM32_DAC2_CH1_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to DAC2 CH1"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_DAC_USE_DAC2_CH2 && \
|
|
|
|
!STM32_DMA_IS_VALID_ID(STM32_DAC2_CH2_DMA_STREAM, STM32_DAC2_CH2_DMA_MSK)
|
|
|
|
#error "invalid DMA stream associated to DAC2 CH2"
|
2014-07-26 09:24:53 +00:00
|
|
|
#endif
|
|
|
|
#endif /* STM32_ADVANCED_DMA */
|
|
|
|
|
|
|
|
#if !defined(STM32_DMA_REQUIRED)
|
|
|
|
#define STM32_DMA_REQUIRED
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver data structures and types. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
2015-05-02 09:11:13 +00:00
|
|
|
/**
|
|
|
|
* @brief DAC channel parameters type.
|
|
|
|
*/
|
|
|
|
typedef struct {
|
|
|
|
/**
|
|
|
|
* @brief Pointer to the DAC registers block.
|
|
|
|
*/
|
|
|
|
DAC_TypeDef *dac;
|
|
|
|
/**
|
|
|
|
* @brief DAC data registers offset.
|
|
|
|
*/
|
|
|
|
uint32_t dataoffset;
|
|
|
|
/**
|
|
|
|
* @brief DAC CR register bit offset.
|
|
|
|
*/
|
|
|
|
uint32_t regshift;
|
|
|
|
/**
|
|
|
|
* @brief DAC CR register mask.
|
|
|
|
*/
|
|
|
|
uint32_t regmask;
|
|
|
|
/**
|
|
|
|
* @brief Associated DMA.
|
|
|
|
*/
|
|
|
|
const stm32_dma_stream_t *dma;
|
|
|
|
/**
|
|
|
|
* @brief Mode bits for the DMA.
|
|
|
|
*/
|
|
|
|
uint32_t dmamode;
|
|
|
|
/**
|
|
|
|
* @brief DMA channel IRQ priority.
|
|
|
|
*/
|
|
|
|
uint32_t dmairqprio;
|
|
|
|
} dacparams_t;
|
|
|
|
|
2014-07-26 09:24:53 +00:00
|
|
|
/**
|
|
|
|
* @brief Type of a structure representing an DAC driver.
|
|
|
|
*/
|
|
|
|
typedef struct DACDriver DACDriver;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Type representing a DAC sample.
|
|
|
|
*/
|
|
|
|
typedef uint16_t dacsample_t;
|
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
/**
|
|
|
|
* @brief Possible DAC failure causes.
|
|
|
|
* @note Error codes are architecture dependent and should not relied
|
|
|
|
* upon.
|
|
|
|
*/
|
|
|
|
typedef enum {
|
|
|
|
DAC_ERR_DMAFAILURE = 0, /**< DMA operations failure. */
|
|
|
|
DAC_ERR_UNDERFLOW = 1 /**< DAC overflow condition. */
|
|
|
|
} dacerror_t;
|
|
|
|
|
2014-07-26 09:24:53 +00:00
|
|
|
/**
|
|
|
|
* @brief DAC notification callback type.
|
|
|
|
*
|
|
|
|
* @param[in] dacp pointer to the @p DACDriver object triggering the
|
2015-05-01 16:03:03 +00:00
|
|
|
* @param[in] buffer pointer to the next semi-buffer to be filled
|
|
|
|
* @param[in] n number of buffer rows available starting from @p buffer
|
2014-07-26 09:24:53 +00:00
|
|
|
* callback
|
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
typedef void (*daccallback_t)(DACDriver *dacp,
|
|
|
|
const dacsample_t *buffer,
|
|
|
|
size_t n);
|
2014-07-26 09:24:53 +00:00
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
/**
|
|
|
|
* @brief ADC error callback type.
|
|
|
|
*
|
|
|
|
* @param[in] dacp pointer to the @p DACDriver object triggering the
|
|
|
|
* callback
|
|
|
|
* @param[in] err ADC error code
|
|
|
|
*/
|
2015-05-02 12:28:09 +00:00
|
|
|
typedef void (*dacerrorcallback_t)(DACDriver *dacp, dacerror_t err);
|
2015-05-01 16:03:03 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Samples alignment and size mode.
|
|
|
|
*/
|
2014-07-26 09:24:53 +00:00
|
|
|
typedef enum {
|
|
|
|
DAC_DHRM_12BIT_RIGHT = 0,
|
|
|
|
DAC_DHRM_12BIT_LEFT = 1,
|
|
|
|
DAC_DHRM_8BIT_RIGHT = 2,
|
2015-05-01 16:03:03 +00:00
|
|
|
#if STM32_DAC_DUAL_MODE && !defined(__DOXYGEN__)
|
2014-07-26 09:24:53 +00:00
|
|
|
DAC_DHRM_12BIT_RIGHT_DUAL = 3,
|
|
|
|
DAC_DHRM_12BIT_LEFT_DUAL = 4,
|
|
|
|
DAC_DHRM_8BIT_RIGHT_DUAL = 5
|
|
|
|
#endif
|
|
|
|
} dacdhrmode_t;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief DAC Conversion group structure.
|
|
|
|
*/
|
|
|
|
typedef struct {
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief Number of DAC channels.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
|
|
|
uint32_t num_channels;
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief Operation complete callback or @p NULL.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
|
|
|
daccallback_t end_cb;
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief Error handling callback or @p NULL.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-01 16:03:03 +00:00
|
|
|
dacerrorcallback_t error_cb;
|
|
|
|
/* End of the mandatory fields.*/
|
2014-07-26 09:24:53 +00:00
|
|
|
/**
|
|
|
|
* @brief DAC data holding register mode.
|
|
|
|
*/
|
2015-05-02 12:28:09 +00:00
|
|
|
dacdhrmode_t datamode;
|
2014-07-26 09:24:53 +00:00
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief DAC initialization data.
|
|
|
|
* @note This field contains the (not shifted) value to be put into the
|
|
|
|
* TSEL field of the DAC CR register during initialization. All
|
|
|
|
* other fields are handled internally.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-02 12:28:09 +00:00
|
|
|
uint32_t trigger;
|
2015-05-02 09:11:13 +00:00
|
|
|
} DACConversionGroup;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Driver configuration structure.
|
|
|
|
*/
|
|
|
|
typedef struct {
|
|
|
|
/* End of the mandatory fields.*/
|
|
|
|
uint32_t dummy;
|
2014-07-26 09:24:53 +00:00
|
|
|
} DACConfig;
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Structure representing a DAC driver.
|
|
|
|
*/
|
|
|
|
struct DACDriver {
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief Driver state.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
|
|
|
dacstate_t state;
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief Conversion group.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
|
|
|
const DACConversionGroup *grpp;
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief Samples buffer pointer.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
|
|
|
const dacsample_t *samples;
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief Samples buffer size.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
|
|
|
uint16_t depth;
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief Current configuration data.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
|
|
|
const DACConfig *config;
|
|
|
|
#if DAC_USE_WAIT || defined(__DOXYGEN__)
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief Waiting thread.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
|
|
|
thread_reference_t thread;
|
|
|
|
#endif /* DAC_USE_WAIT */
|
|
|
|
#if DAC_USE_MUTUAL_EXCLUSION || defined(__DOXYGEN__)
|
|
|
|
/**
|
2015-05-01 16:03:03 +00:00
|
|
|
* @brief Mutex protecting the bus.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
|
|
|
mutex_t mutex;
|
|
|
|
#endif /* DAC_USE_MUTUAL_EXCLUSION */
|
|
|
|
#if defined(DAC_DRIVER_EXT_FIELDS)
|
|
|
|
DAC_DRIVER_EXT_FIELDS
|
|
|
|
#endif
|
|
|
|
/* End of the mandatory fields.*/
|
|
|
|
/**
|
2015-05-02 09:11:13 +00:00
|
|
|
* @brief DAC channel parameters.
|
2014-07-26 09:24:53 +00:00
|
|
|
*/
|
2015-05-02 09:11:13 +00:00
|
|
|
const dacparams_t *params;
|
2014-07-26 09:24:53 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver macros. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* External declarations. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
#if STM32_DAC_USE_DAC1_CH1 && !defined(__DOXYGEN__)
|
2014-07-26 09:24:53 +00:00
|
|
|
extern DACDriver DACD1;
|
|
|
|
#endif
|
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
#if STM32_DAC_USE_DAC1_CH2 && !STM32_DAC_DUAL_MODE && !defined(__DOXYGEN__)
|
2014-07-26 09:24:53 +00:00
|
|
|
extern DACDriver DACD2;
|
|
|
|
#endif
|
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
#if STM32_DAC_USE_DAC2_CH1 && !defined(__DOXYGEN__)
|
2014-07-26 09:24:53 +00:00
|
|
|
extern DACDriver DACD3;
|
|
|
|
#endif
|
|
|
|
|
2015-05-01 16:03:03 +00:00
|
|
|
#if STM32_DAC_USE_DAC2_CH2 && !STM32_DAC_DUAL_MODE && !defined(__DOXYGEN__)
|
|
|
|
extern DACDriver DACD4;
|
|
|
|
#endif
|
|
|
|
|
2014-07-26 09:24:53 +00:00
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
void dac_lld_init(void);
|
|
|
|
void dac_lld_start(DACDriver *dacp);
|
|
|
|
void dac_lld_stop(DACDriver *dacp);
|
|
|
|
void dac_lld_start_conversion(DACDriver *dacp);
|
|
|
|
void dac_lld_stop_conversion(DACDriver *dacp);
|
|
|
|
#ifdef __cplusplus
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif /* HAL_USE_DAC */
|
|
|
|
|
|
|
|
#endif /* _DAC_LLD_H_ */
|
|
|
|
|
|
|
|
/** @} */
|