2011-06-12 14:22:48 +00:00
|
|
|
/*
|
|
|
|
ChibiOS/RT - Copyright (C) 2006,2007,2008,2009,2010,
|
|
|
|
2011 Giovanni Di Sirio.
|
|
|
|
|
|
|
|
This file is part of ChibiOS/RT.
|
|
|
|
|
|
|
|
ChibiOS/RT is free software; you can redistribute it and/or modify
|
|
|
|
it under the terms of the GNU General Public License as published by
|
|
|
|
the Free Software Foundation; either version 3 of the License, or
|
|
|
|
(at your option) any later version.
|
|
|
|
|
|
|
|
ChibiOS/RT is distributed in the hope that it will be useful,
|
|
|
|
but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
GNU General Public License for more details.
|
|
|
|
|
|
|
|
You should have received a copy of the GNU General Public License
|
|
|
|
along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file STM32L1xx/hal_lld.c
|
|
|
|
* @brief STM32L1xx HAL subsystem low level driver source.
|
|
|
|
*
|
|
|
|
* @addtogroup HAL
|
|
|
|
* @{
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include "ch.h"
|
|
|
|
#include "hal.h"
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver exported variables. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver local variables. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver local functions. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver interrupt handlers. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/*===========================================================================*/
|
|
|
|
/* Driver exported functions. */
|
|
|
|
/*===========================================================================*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @brief Low level HAL driver initialization.
|
|
|
|
*
|
|
|
|
* @notapi
|
|
|
|
*/
|
|
|
|
void hal_lld_init(void) {
|
|
|
|
|
|
|
|
/* Reset of all peripherals.*/
|
2011-09-16 17:56:55 +00:00
|
|
|
rccResetAHB(!RCC_AHBRSTR_FLITFRST);
|
2011-12-03 08:49:51 +00:00
|
|
|
rccResetAPB1(!RCC_APB1RSTR_PWRRST);
|
|
|
|
rccResetAPB2(!0);
|
2011-06-12 14:22:48 +00:00
|
|
|
|
|
|
|
/* SysTick initialization using the system clock.*/
|
|
|
|
SysTick->LOAD = STM32_HCLK / CH_FREQUENCY - 1;
|
|
|
|
SysTick->VAL = 0;
|
|
|
|
SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
|
|
|
|
SysTick_CTRL_ENABLE_Msk |
|
|
|
|
SysTick_CTRL_TICKINT_Msk;
|
|
|
|
|
2012-01-04 08:46:11 +00:00
|
|
|
/* DWT cycle counter enable.*/
|
|
|
|
DWT_CTRL |= DWT_CTRL_CYCCNTENA;
|
|
|
|
|
2011-06-12 14:22:48 +00:00
|
|
|
#if defined(STM32_DMA_REQUIRED)
|
|
|
|
dmaInit();
|
|
|
|
#endif
|
2012-01-04 20:03:49 +00:00
|
|
|
|
|
|
|
/* Programmable voltage detector enable. */
|
|
|
|
#if STM32_PVD_ENABLE
|
|
|
|
rccEnablePWRInterface(FALSE);
|
|
|
|
PWR->CR |= PWR_CR_PVDE | (STM32_PLS & STM32_PLS_MASK);
|
|
|
|
#endif /* STM32_PVD_ENABLE */
|
2011-06-12 14:22:48 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
2011-06-14 15:09:28 +00:00
|
|
|
* @brief STM32L1xx voltage, clocks and PLL initialization.
|
2011-06-12 14:22:48 +00:00
|
|
|
* @note All the involved constants come from the file @p board.h.
|
2011-06-14 15:09:28 +00:00
|
|
|
* @note This function should be invoked just after the system reset.
|
2011-06-12 14:22:48 +00:00
|
|
|
*
|
|
|
|
* @special
|
|
|
|
*/
|
|
|
|
#if defined(STM32L1XX_MD) || defined(__DOXYGEN__)
|
2011-06-14 15:09:28 +00:00
|
|
|
/**
|
|
|
|
* @brief Clocks and internal voltage initialization.
|
2011-06-12 14:22:48 +00:00
|
|
|
*/
|
|
|
|
void stm32_clock_init(void) {
|
|
|
|
|
2011-06-14 15:09:28 +00:00
|
|
|
#if !STM32_NO_INIT
|
2011-06-19 11:35:07 +00:00
|
|
|
/* PWR clock enable.*/
|
|
|
|
RCC->APB1ENR = RCC_APB1ENR_PWREN;
|
|
|
|
|
2011-06-14 15:09:28 +00:00
|
|
|
/* Core voltage setup.*/
|
|
|
|
while ((PWR->CSR & PWR_CSR_VOSF) != 0)
|
|
|
|
; /* Waits until regulator is stable. */
|
|
|
|
PWR->CR = STM32_VOS;
|
|
|
|
while ((PWR->CSR & PWR_CSR_VOSF) != 0)
|
|
|
|
; /* Waits until regulator is stable. */
|
|
|
|
|
|
|
|
/* Initial clocks setup and wait for MSI stabilization, the MSI clock is
|
|
|
|
always enabled because it is the fallback clock when PLL the fails.
|
|
|
|
Trim fields are not altered from reset values.*/
|
|
|
|
RCC->CFGR = 0;
|
|
|
|
RCC->ICSCR = (RCC->ICSCR & ~STM32_MSIRANGE_MASK) | STM32_MSIRANGE;
|
|
|
|
RCC->CSR = RCC_CSR_RMVF;
|
|
|
|
RCC->CR = RCC_CR_MSION;
|
|
|
|
while ((RCC->CR & RCC_CR_MSIRDY) == 0)
|
|
|
|
; /* Waits until MSI is stable. */
|
|
|
|
|
|
|
|
#if STM32_HSI_ENABLED
|
|
|
|
/* HSI activation.*/
|
|
|
|
RCC->CR |= RCC_CR_HSION;
|
|
|
|
while ((RCC->CR & RCC_CR_HSIRDY) == 0)
|
|
|
|
; /* Waits until HSI is stable. */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_HSE_ENABLED
|
|
|
|
/* HSE activation.*/
|
|
|
|
RCC->CR |= RCC_CR_HSEON;
|
|
|
|
while ((RCC->CR & RCC_CR_HSERDY) == 0)
|
|
|
|
; /* Waits until HSE is stable. */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_LSI_ENABLED
|
|
|
|
/* LSI activation.*/
|
|
|
|
RCC->CSR |= RCC_CSR_LSION;
|
|
|
|
while ((RCC->CSR & RCC_CSR_LSIRDY) == 0)
|
|
|
|
; /* Waits until LSI is stable. */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_LSE_ENABLED
|
2011-06-19 10:45:38 +00:00
|
|
|
/* LSE activation, have to unlock the register.*/
|
|
|
|
if ((RCC->CSR & RCC_CSR_LSEON) == 0) {
|
|
|
|
PWR->CR |= PWR_CR_DBP;
|
|
|
|
RCC->CSR |= RCC_CSR_LSEON;
|
|
|
|
PWR->CR &= ~PWR_CR_DBP;
|
|
|
|
}
|
2011-06-14 15:09:28 +00:00
|
|
|
while ((RCC->CSR & RCC_CSR_LSERDY) == 0)
|
|
|
|
; /* Waits until LSE is stable. */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if STM32_ACTIVATE_PLL
|
|
|
|
/* PLL activation.*/
|
|
|
|
RCC->CFGR |= STM32_PLLDIV | STM32_PLLMUL | STM32_PLLSRC;
|
|
|
|
RCC->CR |= RCC_CR_PLLON;
|
|
|
|
while (!(RCC->CR & RCC_CR_PLLRDY))
|
|
|
|
; /* Waits until PLL is stable. */
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Other clock-related settings (dividers, MCO etc).*/
|
|
|
|
RCC->CR |= STM32_RTCPRE;
|
|
|
|
RCC->CFGR |= STM32_MCOPRE | STM32_MCOSEL |
|
|
|
|
STM32_PPRE2 | STM32_PPRE1 | STM32_HPRE;
|
|
|
|
RCC->CSR |= STM32_RTCSEL;
|
|
|
|
|
|
|
|
/* Flash setup and final clock selection. */
|
|
|
|
#if defined(STM32_FLASHBITS1)
|
|
|
|
FLASH->ACR = STM32_FLASHBITS1;
|
|
|
|
#endif
|
|
|
|
#if defined(STM32_FLASHBITS2)
|
|
|
|
FLASH->ACR = STM32_FLASHBITS2;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Switching to the configured clock source if it is different from MSI.*/
|
|
|
|
#if (STM32_SW != STM32_SW_MSI)
|
|
|
|
RCC->CFGR |= STM32_SW; /* Switches on the selected clock source. */
|
|
|
|
while ((RCC->CFGR & RCC_CFGR_SWS) != (STM32_SW << 2))
|
|
|
|
;
|
|
|
|
#endif
|
|
|
|
#endif /* STM32_NO_INIT */
|
2011-12-03 08:49:51 +00:00
|
|
|
|
|
|
|
/* SYSCFG clock enabled here because it is a multi-functional unit shared
|
|
|
|
among multiple drivers.*/
|
|
|
|
rccEnableAPB2(RCC_APB2ENR_SYSCFGEN, TRUE);
|
2011-06-12 14:22:48 +00:00
|
|
|
}
|
|
|
|
#else
|
|
|
|
void stm32_clock_init(void) {}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
/** @} */
|