203 lines
5.5 KiB
Verilog
203 lines
5.5 KiB
Verilog
// ***************************************************************************
|
|
// ***************************************************************************
|
|
// Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.
|
|
//
|
|
// Each core or library found in this collection may have its own licensing terms.
|
|
// The user should keep this in in mind while exploring these cores.
|
|
//
|
|
// Redistribution and use in source and binary forms,
|
|
// with or without modification of this file, are permitted under the terms of either
|
|
// (at the option of the user):
|
|
//
|
|
// 1. The GNU General Public License version 2 as published by the
|
|
// Free Software Foundation, which can be found in the top level directory, or at:
|
|
// https://www.gnu.org/licenses/old-licenses/gpl-2.0.en.html
|
|
//
|
|
// OR
|
|
//
|
|
// 2. An ADI specific BSD license as noted in the top level directory, or on-line at:
|
|
// https://github.com/analogdevicesinc/hdl/blob/dev/LICENSE
|
|
//
|
|
// ***************************************************************************
|
|
// ***************************************************************************
|
|
|
|
`timescale 1ns/100ps
|
|
|
|
module system_top (
|
|
|
|
inout [14:0] ddr_addr,
|
|
inout [ 2:0] ddr_ba,
|
|
inout ddr_cas_n,
|
|
inout ddr_ck_n,
|
|
inout ddr_ck_p,
|
|
inout ddr_cke,
|
|
inout ddr_cs_n,
|
|
inout [ 3:0] ddr_dm,
|
|
inout [31:0] ddr_dq,
|
|
inout [ 3:0] ddr_dqs_n,
|
|
inout [ 3:0] ddr_dqs_p,
|
|
inout ddr_odt,
|
|
inout ddr_ras_n,
|
|
inout ddr_reset_n,
|
|
inout ddr_we_n,
|
|
|
|
inout fixed_io_ddr_vrn,
|
|
inout fixed_io_ddr_vrp,
|
|
inout [53:0] fixed_io_mio,
|
|
inout fixed_io_ps_clk,
|
|
inout fixed_io_ps_porb,
|
|
inout fixed_io_ps_srstb,
|
|
|
|
inout [31:0] gpio_bd,
|
|
|
|
output hdmi_out_clk,
|
|
output hdmi_vsync,
|
|
output hdmi_hsync,
|
|
output hdmi_data_e,
|
|
output [15:0] hdmi_data,
|
|
|
|
output spdif,
|
|
|
|
output i2s_mclk,
|
|
output i2s_bclk,
|
|
output i2s_lrclk,
|
|
output i2s_sdata_out,
|
|
input i2s_sdata_in,
|
|
|
|
|
|
inout iic_scl,
|
|
inout iic_sda,
|
|
inout [ 1:0] iic_mux_scl,
|
|
inout [ 1:0] iic_mux_sda,
|
|
|
|
input otg_vbusoc,
|
|
|
|
input spi_sdi,
|
|
output spi_sclk,
|
|
output spi_cs,
|
|
|
|
inout [ 7:0] adaq7980_gpio,
|
|
inout adaq7980_rbuf_pd,
|
|
inout adaq7980_ref_pd);
|
|
|
|
// internal signals
|
|
|
|
wire [63:0] gpio_i;
|
|
wire [63:0] gpio_o;
|
|
wire [63:0] gpio_t;
|
|
wire [ 1:0] iic_mux_scl_i_s;
|
|
wire [ 1:0] iic_mux_scl_o_s;
|
|
wire iic_mux_scl_t_s;
|
|
wire [ 1:0] iic_mux_sda_i_s;
|
|
wire [ 1:0] iic_mux_sda_o_s;
|
|
wire iic_mux_sda_t_s;
|
|
|
|
// instantiations
|
|
|
|
ad_iobuf #(
|
|
.DATA_WIDTH(2)
|
|
) i_iobuf_pd (
|
|
.dio_t(gpio_t[41:40]),
|
|
.dio_i(gpio_o[41:40]),
|
|
.dio_o(gpio_i[41:40]),
|
|
.dio_p({adaq7980_rbuf_pd, adaq7980_ref_pd}));
|
|
|
|
ad_iobuf #(
|
|
.DATA_WIDTH(8)
|
|
) i_iobuf_gpio (
|
|
.dio_t(gpio_t[39:32]),
|
|
.dio_i(gpio_o[39:32]),
|
|
.dio_o(gpio_i[39:32]),
|
|
.dio_p(adaq7980_gpio));
|
|
|
|
ad_iobuf #(
|
|
.DATA_WIDTH(32)
|
|
) i_iobuf (
|
|
.dio_t(gpio_t[31:0]),
|
|
.dio_i(gpio_o[31:0]),
|
|
.dio_o(gpio_i[31:0]),
|
|
.dio_p(gpio_bd));
|
|
|
|
ad_iobuf #(
|
|
.DATA_WIDTH(2)
|
|
) i_iic_mux_scl (
|
|
.dio_t({iic_mux_scl_t_s, iic_mux_scl_t_s}),
|
|
.dio_i(iic_mux_scl_o_s),
|
|
.dio_o(iic_mux_scl_i_s),
|
|
.dio_p(iic_mux_scl));
|
|
|
|
ad_iobuf #(
|
|
.DATA_WIDTH(2)
|
|
) i_iic_mux_sda (
|
|
.dio_t({iic_mux_sda_t_s, iic_mux_sda_t_s}),
|
|
.dio_i(iic_mux_sda_o_s),
|
|
.dio_o(iic_mux_sda_i_s),
|
|
.dio_p(iic_mux_sda));
|
|
|
|
system_wrapper i_system_wrapper (
|
|
.ddr_addr (ddr_addr),
|
|
.ddr_ba (ddr_ba),
|
|
.ddr_cas_n (ddr_cas_n),
|
|
.ddr_ck_n (ddr_ck_n),
|
|
.ddr_ck_p (ddr_ck_p),
|
|
.ddr_cke (ddr_cke),
|
|
.ddr_cs_n (ddr_cs_n),
|
|
.ddr_dm (ddr_dm),
|
|
.ddr_dq (ddr_dq),
|
|
.ddr_dqs_n (ddr_dqs_n),
|
|
.ddr_dqs_p (ddr_dqs_p),
|
|
.ddr_odt (ddr_odt),
|
|
.ddr_ras_n (ddr_ras_n),
|
|
.ddr_reset_n (ddr_reset_n),
|
|
.ddr_we_n (ddr_we_n),
|
|
.fixed_io_ddr_vrn (fixed_io_ddr_vrn),
|
|
.fixed_io_ddr_vrp (fixed_io_ddr_vrp),
|
|
.fixed_io_mio (fixed_io_mio),
|
|
.fixed_io_ps_clk (fixed_io_ps_clk),
|
|
.fixed_io_ps_porb (fixed_io_ps_porb),
|
|
.fixed_io_ps_srstb (fixed_io_ps_srstb),
|
|
.gpio_i (gpio_i),
|
|
.gpio_o (gpio_o),
|
|
.gpio_t (gpio_t),
|
|
.hdmi_data (hdmi_data),
|
|
.hdmi_data_e (hdmi_data_e),
|
|
.hdmi_hsync (hdmi_hsync),
|
|
.hdmi_out_clk (hdmi_out_clk),
|
|
.hdmi_vsync (hdmi_vsync),
|
|
.i2s_bclk (i2s_bclk),
|
|
.i2s_lrclk (i2s_lrclk),
|
|
.i2s_mclk (i2s_mclk),
|
|
.i2s_sdata_in (i2s_sdata_in),
|
|
.i2s_sdata_out (i2s_sdata_out),
|
|
.iic_fmc_scl_io (iic_scl),
|
|
.iic_fmc_sda_io (iic_sda),
|
|
.iic_mux_scl_i (iic_mux_scl_i_s),
|
|
.iic_mux_scl_o (iic_mux_scl_o_s),
|
|
.iic_mux_scl_t (iic_mux_scl_t_s),
|
|
.iic_mux_sda_i (iic_mux_sda_i_s),
|
|
.iic_mux_sda_o (iic_mux_sda_o_s),
|
|
.iic_mux_sda_t (iic_mux_sda_t_s),
|
|
.ps_intr_00 (1'b0),
|
|
.ps_intr_01 (1'b0),
|
|
.ps_intr_02 (1'b0),
|
|
.ps_intr_03 (1'b0),
|
|
.ps_intr_04 (1'b0),
|
|
.ps_intr_05 (1'b0),
|
|
.ps_intr_06 (1'b0),
|
|
.ps_intr_07 (1'b0),
|
|
.ps_intr_08 (1'b0),
|
|
.ps_intr_09 (1'b0),
|
|
.ps_intr_10 (1'b0),
|
|
.spi_sdo (),
|
|
.spi_sdo_t (),
|
|
.spi_sdi (spi_sdi),
|
|
.spi_cs (spi_cs),
|
|
.spi_sclk (spi_sclk),
|
|
.otg_vbusoc (otg_vbusoc),
|
|
.spdif (spdif));
|
|
|
|
endmodule
|
|
|
|
// ***************************************************************************
|
|
// ***************************************************************************
|