pluto_hdl_adi/library/xilinx/axi_adxcvr
Lars-Peter Clausen de4fe30238 library: Match s_axi_{awaddr,araddr} signal width to peripheral memory map size
The external s_axi_{awaddr,araddr} signals that are connect to the core
have their width set according to the specified size of the register map.

If the s_axi_{awaddr,araddr} signal of the core is wider (as it currently
is for many cores) the MSBs of those signals are left unconnected, which
generates a warning.

To avoid this make sure that the signal width matches the declared register
map size.

Signed-off-by: Lars-Peter Clausen <lars@metafoo.de>
2017-08-01 15:21:25 +02:00
..
Makefile hdlmake.pl - updates 2017-06-06 12:25:35 -04:00
axi_adxcvr.v library: Match s_axi_{awaddr,araddr} signal width to peripheral memory map size 2017-08-01 15:21:25 +02:00
axi_adxcvr_es.v license: Add some clarification to the header license 2017-05-31 18:18:56 +03:00
axi_adxcvr_ip.tcl axi_adxcvr/util_adxcvr: Fix non-broadcast DRP access 2017-06-28 17:30:51 +02:00
axi_adxcvr_mdrp.v axi_adxcvr/util_adxcvr: Fix non-broadcast DRP access 2017-06-28 17:30:51 +02:00
axi_adxcvr_mstatus.v license: Add some clarification to the header license 2017-05-31 18:18:56 +03:00
axi_adxcvr_up.v license: Add some clarification to the header license 2017-05-31 18:18:56 +03:00