314 lines
10 KiB
Tcl
314 lines
10 KiB
Tcl
|
|
# check tool version
|
|
|
|
if {![info exists REQUIRED_VIVADO_VERSION]} {
|
|
set REQUIRED_VIVADO_VERSION "2016.2"
|
|
}
|
|
|
|
if {[info exists ::env(ADI_IGNORE_VERSION_CHECK)]} {
|
|
set IGNORE_VERSION_CHECK 1
|
|
} elseif {![info exists IGNORE_VERSION_CHECK]} {
|
|
set IGNORE_VERSION_CHECK 0
|
|
}
|
|
|
|
# ip related stuff
|
|
|
|
proc adi_ip_create {ip_name} {
|
|
|
|
global ad_hdl_dir
|
|
global ad_phdl_dir
|
|
global REQUIRED_VIVADO_VERSION
|
|
global IGNORE_VERSION_CHECK
|
|
|
|
if {!$IGNORE_VERSION_CHECK && [string compare [version -short] $REQUIRED_VIVADO_VERSION] != 0} {
|
|
return -code error [format "ERROR: This library requires Vivado %s." $REQUIRED_VIVADO_VERSION]
|
|
}
|
|
|
|
create_project $ip_name . -force
|
|
|
|
set_msg_config -id {IP_Flow 19-3656} -new_severity INFO
|
|
set_msg_config -id {IP_Flow 19-2999} -new_severity INFO
|
|
set_msg_config -id {IP_Flow 19-1654} -new_severity INFO
|
|
set_msg_config -id {IP_Flow 19-459} -new_severity INFO
|
|
|
|
set lib_dirs $ad_hdl_dir/library
|
|
if {$ad_hdl_dir ne $ad_phdl_dir} {
|
|
lappend lib_dirs $ad_phdl_dir/library
|
|
}
|
|
|
|
set_property ip_repo_paths $lib_dirs [current_fileset]
|
|
update_ip_catalog
|
|
|
|
set proj_dir [get_property directory [current_project]]
|
|
set proj_name [get_projects $ip_name]
|
|
}
|
|
|
|
proc adi_ip_files {ip_name ip_files} {
|
|
|
|
set proj_fileset [get_filesets sources_1]
|
|
add_files -norecurse -scan_for_includes -fileset $proj_fileset $ip_files
|
|
set_property "top" "$ip_name" $proj_fileset
|
|
}
|
|
|
|
proc adi_ip_constraints {ip_name ip_constr_files {processing_order late}} {
|
|
|
|
set proj_filegroup [ipx::get_file_groups -of_objects [ipx::current_core] -filter {NAME =~ *synthesis*}]
|
|
foreach f_name $ip_constr_files {
|
|
ipx::add_file $f_name $proj_filegroup
|
|
set_property type xdc [ipx::get_files $f_name -of_objects $proj_filegroup]
|
|
set_property processing_order $processing_order [ipx::get_files $f_name -of_objects $proj_filegroup]
|
|
}
|
|
}
|
|
|
|
proc adi_ip_ttcl {ip_name ip_constr_files} {
|
|
|
|
set proj_filegroup [ipx::get_file_groups -of_objects [ipx::current_core] -filter {NAME =~ *synthesis*}]
|
|
set f [ipx::add_file $ip_constr_files $proj_filegroup]
|
|
set_property -dict [list \
|
|
type ttcl \
|
|
] $f
|
|
}
|
|
|
|
proc adi_ip_bd {ip_name ip_bd_files} {
|
|
set proj_filegroup [ipx::get_file_groups xilinx_blockdiagram -of_objects [ipx::current_core]]
|
|
if {$proj_filegroup == {}} {
|
|
set proj_filegroup [ipx::add_file_group -type xilinx_blockdiagram "" [ipx::current_core]]
|
|
}
|
|
set f [ipx::add_file $ip_bd_files $proj_filegroup]
|
|
set_property -dict [list \
|
|
type tclSource \
|
|
] $f
|
|
}
|
|
|
|
proc adi_ip_properties {ip_name} {
|
|
|
|
adi_ip_properties_lite $ip_name
|
|
|
|
ipx::infer_bus_interface {\
|
|
s_axi_awvalid \
|
|
s_axi_awaddr \
|
|
s_axi_awprot \
|
|
s_axi_awready \
|
|
s_axi_wvalid \
|
|
s_axi_wdata \
|
|
s_axi_wstrb \
|
|
s_axi_wready \
|
|
s_axi_bvalid \
|
|
s_axi_bresp \
|
|
s_axi_bready \
|
|
s_axi_arvalid \
|
|
s_axi_araddr \
|
|
s_axi_arprot \
|
|
s_axi_arready \
|
|
s_axi_rvalid \
|
|
s_axi_rdata \
|
|
s_axi_rresp \
|
|
s_axi_rready} \
|
|
xilinx.com:interface:aximm_rtl:1.0 [ipx::current_core]
|
|
|
|
ipx::infer_bus_interface s_axi_aclk xilinx.com:signal:clock_rtl:1.0 [ipx::current_core]
|
|
ipx::infer_bus_interface s_axi_aresetn xilinx.com:signal:reset_rtl:1.0 [ipx::current_core]
|
|
ipx::add_memory_map {s_axi} [ipx::current_core]
|
|
set_property slave_memory_map_ref {s_axi} [ipx::get_bus_interfaces s_axi -of_objects [ipx::current_core]]
|
|
ipx::add_address_block {axi_lite} [ipx::get_memory_maps s_axi -of_objects [ipx::current_core]]
|
|
set_property range {65536} [ipx::get_address_blocks axi_lite \
|
|
-of_objects [ipx::get_memory_maps s_axi -of_objects [ipx::current_core]]]
|
|
ipx::add_bus_parameter ASSOCIATED_BUSIF [ipx::get_bus_interfaces s_axi_aclk \
|
|
-of_objects [ipx::current_core]]
|
|
set_property value s_axi [ipx::get_bus_parameters ASSOCIATED_BUSIF \
|
|
-of_objects [ipx::get_bus_interfaces s_axi_aclk \
|
|
-of_objects [ipx::current_core]]]
|
|
}
|
|
|
|
proc adi_ip_infer_streaming_interfaces {ip_name} {
|
|
|
|
ipx::infer_bus_interfaces xilinx.com:interface:axis_rtl:1.0 [ipx::current_core]
|
|
|
|
}
|
|
|
|
proc adi_ip_infer_mm_interfaces {ip_name} {
|
|
|
|
ipx::infer_bus_interfaces xilinx.com:interface:aximm_rtl:1.0 [ipx::current_core]
|
|
|
|
}
|
|
|
|
proc adi_ip_properties_lite {ip_name} {
|
|
|
|
ipx::package_project -root_dir . \
|
|
-vendor analog.com \
|
|
-library user \
|
|
-taxonomy /Analog_Devices
|
|
|
|
set_property vendor_display_name {Analog Devices} [ipx::current_core]
|
|
set_property company_url {www.analog.com} [ipx::current_core]
|
|
|
|
set_property supported_families {\
|
|
virtex7 Production \
|
|
qvirtex7 Production \
|
|
kintex7 Production \
|
|
kintex7l Production \
|
|
qkintex7 Production \
|
|
qkintex7l Production \
|
|
artix7 Production \
|
|
artix7l Production \
|
|
aartix7 Production \
|
|
qartix7 Production \
|
|
zynq Production \
|
|
qzynq Production \
|
|
azynq Production \
|
|
virtexu Production \
|
|
kintexuplus Production \
|
|
zynquplus Production \
|
|
kintexu Production \
|
|
virtex7 Beta \
|
|
qvirtex7 Beta \
|
|
kintex7 Beta \
|
|
kintex7l Beta \
|
|
qkintex7 Beta \
|
|
qkintex7l Beta \
|
|
artix7 Beta \
|
|
artix7l Beta \
|
|
aartix7 Beta \
|
|
qartix7 Beta \
|
|
zynq Beta \
|
|
qzynq Beta \
|
|
azynq Beta \
|
|
virtexu Beta \
|
|
virtexuplus Beta \
|
|
kintexuplus Beta \
|
|
zynquplus Beta \
|
|
kintexu Beta}\
|
|
[ipx::current_core]
|
|
|
|
ipx::remove_all_bus_interface [ipx::current_core]
|
|
set memory_maps [ipx::get_memory_maps * -of_objects [ipx::current_core]]
|
|
foreach map $memory_maps {
|
|
ipx::remove_memory_map [lindex $map 2] [ipx::current_core ]
|
|
}
|
|
}
|
|
|
|
proc adi_set_ports_dependency {port_prefix dependency} {
|
|
foreach port [ipx::get_ports [format "%s%s" $port_prefix "*"]] {
|
|
set_property ENABLEMENT_DEPENDENCY $dependency $port
|
|
}
|
|
}
|
|
|
|
proc adi_set_bus_dependency {bus prefix dependency} {
|
|
set_property ENABLEMENT_DEPENDENCY $dependency [ipx::get_bus_interfaces $bus -of_objects [ipx::current_core]]
|
|
adi_set_ports_dependency $prefix $dependency
|
|
}
|
|
|
|
proc adi_add_port_map {bus phys logic} {
|
|
set map [ipx::add_port_map $phys $bus]
|
|
set_property "PHYSICAL_NAME" $phys $map
|
|
set_property "LOGICAL_NAME" $logic $map
|
|
}
|
|
|
|
proc adi_add_bus {bus_name mode abs_type bus_type port_maps} {
|
|
set bus [ipx::add_bus_interface $bus_name [ipx::current_core]]
|
|
|
|
set_property "ABSTRACTION_TYPE_VLNV" $abs_type $bus
|
|
set_property "BUS_TYPE_VLNV" $bus_type $bus
|
|
set_property "INTERFACE_MODE" $mode $bus
|
|
|
|
foreach port_map $port_maps {
|
|
adi_add_port_map $bus {*}$port_map
|
|
}
|
|
}
|
|
|
|
proc adi_add_bus_clock {clock_signal_name bus_inf_name {reset_signal_name ""} {reset_signal_mode "slave"}} {
|
|
set bus_inf_name_clean [string map {":" "_"} $bus_inf_name]
|
|
set clock_inf_name [format "%s%s" $bus_inf_name_clean "_signal_clock"]
|
|
set clock_inf [ipx::add_bus_interface $clock_inf_name [ipx::current_core]]
|
|
set_property abstraction_type_vlnv "xilinx.com:signal:clock_rtl:1.0" $clock_inf
|
|
set_property bus_type_vlnv "xilinx.com:signal:clock:1.0" $clock_inf
|
|
set_property display_name $clock_inf_name $clock_inf
|
|
set clock_map [ipx::add_port_map "CLK" $clock_inf]
|
|
set_property physical_name $clock_signal_name $clock_map
|
|
|
|
set assoc_busif [ipx::add_bus_parameter "ASSOCIATED_BUSIF" $clock_inf]
|
|
set_property value $bus_inf_name $assoc_busif
|
|
|
|
if { $reset_signal_name != "" } {
|
|
set assoc_reset [ipx::add_bus_parameter "ASSOCIATED_RESET" $clock_inf]
|
|
set_property value $reset_signal_name $assoc_reset
|
|
|
|
set reset_inf_name [format "%s%s" $bus_inf_name_clean "_signal_reset"]
|
|
set reset_inf [ipx::add_bus_interface $reset_inf_name [ipx::current_core]]
|
|
set_property abstraction_type_vlnv "xilinx.com:signal:reset_rtl:1.0" $reset_inf
|
|
set_property bus_type_vlnv "xilinx.com:signal:reset:1.0" $reset_inf
|
|
set_property display_name $reset_inf_name $reset_inf
|
|
set_property interface_mode $reset_signal_mode $reset_inf
|
|
set reset_map [ipx::add_port_map "RST" $reset_inf]
|
|
set_property physical_name $reset_signal_name $reset_map
|
|
|
|
set reset_polarity [ipx::add_bus_parameter "POLARITY" $reset_inf]
|
|
set_property value "ACTIVE_LOW" $reset_polarity
|
|
}
|
|
}
|
|
|
|
proc adi_ip_add_core_dependencies {vlnvs} {
|
|
foreach file_group [ipx::get_file_groups * -of_objects [ipx::current_core]] {
|
|
foreach vlnv $vlnvs {
|
|
ipx::add_subcore $vlnv $file_group
|
|
}
|
|
}
|
|
}
|
|
|
|
proc adi_if_define {name} {
|
|
|
|
ipx::create_abstraction_definition ADI user ${name}_rtl 1.0
|
|
ipx::create_bus_definition ADI user $name 1.0
|
|
|
|
set_property xml_file_name ${name}_rtl.xml [ipx::current_busabs]
|
|
set_property xml_file_name ${name}.xml [ipx::current_busdef]
|
|
set_property bus_type_vlnv ADI:user:${name}:1.0 [ipx::current_busabs]
|
|
|
|
ipx::save_abstraction_definition [ipx::current_busabs]
|
|
ipx::save_bus_definition [ipx::current_busdef]
|
|
}
|
|
|
|
proc adi_if_ports {dir width name {type none}} {
|
|
|
|
ipx::add_bus_abstraction_port $name [ipx::current_busabs]
|
|
set m_intf [ipx::get_bus_abstraction_ports $name -of_objects [ipx::current_busabs]]
|
|
set_property master_presence required $m_intf
|
|
set_property slave_presence required $m_intf
|
|
set_property master_width $width $m_intf
|
|
set_property slave_width $width $m_intf
|
|
|
|
set m_dir "in"
|
|
set s_dir "out"
|
|
if {$dir eq "output"} {
|
|
set m_dir "out"
|
|
set s_dir "in"
|
|
}
|
|
|
|
set_property master_direction $m_dir $m_intf
|
|
set_property slave_direction $s_dir $m_intf
|
|
|
|
if {$type ne "none"} {
|
|
set_property is_${type} true $m_intf
|
|
}
|
|
|
|
ipx::save_bus_definition [ipx::current_busdef]
|
|
ipx::save_abstraction_definition [ipx::current_busabs]
|
|
}
|
|
|
|
proc adi_if_infer_bus {if_name mode name maps} {
|
|
|
|
ipx::add_bus_interface $name [ipx::current_core]
|
|
set m_bus_if [ipx::get_bus_interfaces $name -of_objects [ipx::current_core]]
|
|
set_property abstraction_type_vlnv ${if_name}_rtl:1.0 $m_bus_if
|
|
set_property bus_type_vlnv ${if_name}:1.0 $m_bus_if
|
|
set_property interface_mode $mode $m_bus_if
|
|
|
|
foreach map $maps {
|
|
set m_maps [regexp -all -inline {\S+} $map]
|
|
lassign $m_maps p_name p_map
|
|
ipx::add_port_map $p_name $m_bus_if
|
|
set_property physical_name $p_map [ipx::get_port_maps $p_name -of_objects $m_bus_if]
|
|
}
|
|
}
|
|
|