pluto_hdl_adi/library/altera
Istvan Csomortani a1539a62b7 avl_dacfifo: Integrate util_delay into dac_xfer_out path
The ad_mem_asym memory read interface has a 3 clock cycle delay, from the
moment of the address change until a valid data arrives on the bus;
because the dac_xfer_out is going to validate the outgoing samples (in conjunction
with the DAC VALID, which is free a running signal), this module will compensate
this delay, to prevent duplicated samples in the beginning of the
transaction.
2017-05-25 15:12:13 +03:00
..
alt_serdes altera- default to latest version 2017-05-12 13:25:17 -04:00
avl_adxcfg all: Update license for all hdl source files 2017-05-17 11:52:08 +03:00
avl_adxcvr altera- infer latest versions 2017-05-12 13:40:14 -04:00
avl_adxphy all: Update license for all hdl source files 2017-05-17 11:52:08 +03:00
avl_dacfifo avl_dacfifo: Integrate util_delay into dac_xfer_out path 2017-05-25 15:12:13 +03:00
axi_adxcvr all: Update license for all hdl source files 2017-05-17 11:52:08 +03:00
common altera/ad_mem_asym: Fix grounded bus for marco instance 2017-05-25 15:12:09 +03:00