b93c1e6e90
* jesd204b: add bonding clocks feature (fix for some routing issues) * intel/adi_jesd204: bonding clock feature invisible in QSYS GUI if number of lanes is less than 6 * intel/adi_jesd204: clock network option renamed according to intel documentation * intel/adi_jesd204: Hide BONDING_CLOCKS_EN parameter in RX mode Co-authored-by: István Csomortáni <Csomi@users.noreply.github.com> |
||
---|---|---|
.. | ||
adi_jesd204 | ||
avl_adxcfg | ||
avl_adxcvr | ||
avl_adxcvr_octet_swap | ||
avl_adxphy | ||
avl_dacfifo | ||
axi_adxcvr | ||
common | ||
jesd204_phy | ||
util_clkdiv |