816238bb6c
With lower buswidth, if all 4 channels are captured some samples are lost With fifo size of 64, there are timing violations in the DMAC With this configuration, 65536 samples could be captured from all 4 channels with no sample lost Because of the DMAC destination bus is 256, the number of samples to be captured must be a multiple of 16, otherwise the system will freeze. This will be corrected in software |
||
---|---|---|
library | ||
projects | ||
.gitattributes | ||
.gitignore | ||
LICENSE | ||
Makefile | ||
README.md |
README.md
#HDL Reference Designs
Analog Devices HDL libraries and projects
##NOTE
Beware! This branch is just a realease candidate. Final release expected at end of June.
###Tools version:
- Xilinx : Vivado 2014.4.1
- Altera : Quartus 14.1
###Documentation and support
For first time users, it is highly recommended to go through our HDL user guide.
For support please visit our FPGA Reference Designs Support Community on EngineerZone.