47fa86cfd6
The input data path has a delay section that compensates for the ADC path delay. By using a Dynamic Shift Registers coding style we can improve/change the resource utilization on m2k: Before After Resources LUT 10097 10048 48 (0.28%) LUTRAM 516 540 -24 (-0.4%) FF 15285 14803 482 (1.37%) |
||
---|---|---|
.. | ||
Makefile | ||
axi_logic_analyzer.v | ||
axi_logic_analyzer_constr.xdc | ||
axi_logic_analyzer_ip.tcl | ||
axi_logic_analyzer_reg.v | ||
axi_logic_analyzer_trigger.v |