Rejeesh Kutty
bced17a16f
axi_ad9144- qsys updates
2016-09-12 14:57:50 -04:00
Rejeesh Kutty
01b7662e05
axi_ad9680- qsys updates
2016-09-12 14:57:50 -04:00
Rejeesh Kutty
236a938425
daq2/a10gx- qsys updates
2016-09-12 14:57:50 -04:00
Rejeesh Kutty
5df30ac6b0
daq2/a10gx- xcvr sharing
2016-09-12 14:57:50 -04:00
Rejeesh Kutty
c6998dd396
scripts- altera conduit
2016-09-12 14:57:50 -04:00
Rejeesh Kutty
73ebf1225c
axi_adxcvr- ip/phy split
2016-09-12 14:57:50 -04:00
Rejeesh Kutty
21545ee83f
avl_adxcvr- ip/phy split
2016-09-12 14:57:50 -04:00
Rejeesh Kutty
8718b7f477
avl_adxphy- ip/phy split
2016-09-12 14:57:50 -04:00
Rejeesh Kutty
d30ffdb7e9
avl_adxcfg- ip/phy split
2016-09-12 14:57:50 -04:00
Rejeesh Kutty
9159e31244
axi_adxcvr- compile fixes
2016-09-12 14:57:50 -04:00
Rejeesh Kutty
5a309d8863
avl_adxphy- split
2016-09-12 14:57:50 -04:00
Rejeesh Kutty
2a34f9baa8
alt-serdes, in & out
2016-09-12 11:45:23 -04:00
Rejeesh Kutty
9e0c39a71b
alt_serdes_clk- changes
2016-09-12 10:30:28 -04:00
Istvan Csomortani
f4be0524b4
altera/common: Add SERDES related modules
2016-09-09 18:04:41 +03:00
Istvan Csomortani
a183e51a12
axi_ad9361: Add parameter R1_MODE_EN
...
R1_MODE_EN can disable the second I/Q channel of the core. This way
the user can save resources by cutting down the size of the core.
2016-09-09 16:34:11 +03:00
Istvan Csomortani
e42206e510
axi_ad9361: Add a TDD enable/disable parameter
2016-09-09 14:38:28 +03:00
Istvan Csomortani
be41a8bcaa
axi_ad9361: Delete debug ports of the tdd module
2016-09-09 14:38:28 +03:00
Adrian Costina
521c41ce32
adrv9371x: Updated a10soc project. Common design differentiates between nios and a10soc carrier
2016-09-08 11:44:45 +03:00
Adrian Costina
40c9fc92c1
a10soc: Switched to tcl flow
2016-09-08 11:31:06 +03:00
Adrian Costina
0d095f5da9
a10gx: Added system_type variable in common design
2016-09-08 11:29:14 +03:00
Istvan Csomortani
bae63ae5b1
version_upgrade: Update the DAQ3 project to 2016.2
2016-09-06 11:41:37 +03:00
Istvan Csomortani
b8c34791d5
version_upgrade: fmcjesdadc1 updated to 2016.2
...
Xilinx IP core JESD204 is updated to version 7.0
2016-09-06 11:41:37 +03:00
AndreiGrozav
b837883b98
pzsdr1/pzsdr1/pzsdr1_cmos_system_constr: Fixed voltage level selection
2016-09-01 17:16:59 +03:00
AndreiGrozav
bbcf2a3ec3
axi_ad9434/axi_ad9434_constr: Change constraint file to resolve critical warning
2016-09-01 17:16:59 +03:00
Rejeesh Kutty
4ae084ee32
avl_adxcvr- compile fixes
2016-09-01 10:06:28 -04:00
Rejeesh Kutty
5544e3cf10
axi_adxcvr- compile fixes
2016-09-01 10:06:28 -04:00
Rejeesh Kutty
230f1526c0
avl_adxcfg- compile fixes
2016-09-01 10:06:28 -04:00
AndreiGrozav
93fa5aeec3
fmcadc2/vc707: Add adf4355 access, update design to Vivado 2016.2
2016-09-01 16:11:39 +03:00
Adrian Costina
dc21384002
pzsdr: Update ccpci base design
2016-09-01 09:06:30 +03:00
Rejeesh Kutty
2f9ac4a342
altera- qsys-script does not support most tcl commands
2016-08-30 11:50:36 -04:00
Rejeesh Kutty
917da79da1
altera- source defaults for qsys-script
2016-08-30 11:50:36 -04:00
Rejeesh Kutty
8192e755e1
altera- defaults
2016-08-30 11:50:36 -04:00
AndreiGrozav
1eccf5af07
fmcomms7: Update common design to Vivado 2016.2
2016-08-30 16:46:15 +03:00
AndreiGrozav
2015bcedaa
fmcadc2: Update common design to Vivado 2016.2
2016-08-30 16:42:58 +03:00
Adrian Costina
6f0d124861
fmcadc5: Update to Vivado 2016.2
2016-08-30 16:09:28 +03:00
Adrian Costina
4248b9373a
ad6676evb: Update to Vivado 2016.2
2016-08-30 16:08:07 +03:00
Rejeesh Kutty
b7ea2efa87
altera- xcvr cores
2016-08-29 15:18:48 -04:00
AndreiGrozav
a6e6b3f96e
version_upgrade: Update fmcomms1 common design to Vivado 2016.2
2016-08-29 15:59:15 +03:00
AndreiGrozav
2e59f377e1
version_upgrade: Update ac701, mitx045 and zed common design to Vivado 2016.2
2016-08-29 09:50:46 +03:00
Rejeesh Kutty
9799599eee
library/ad9361- add dac clk sel
2016-08-26 10:31:00 -04:00
Rejeesh Kutty
74bc498a6d
library/common- added dac clock select
2016-08-26 10:31:00 -04:00
Rejeesh Kutty
271029768c
pzsdr/cmos - swap==1
2016-08-26 10:31:00 -04:00
Adrian Costina
d18f6aa816
adrv9371x: A10GX, added adcfifo
...
- connected dac dma to 133 MHz clock
- set explicit clock rate to xcvr reference clock bridge
2016-08-26 14:46:48 +03:00
Istvan Csomortani
5cc2ab37a5
version_upgrade: Common ZC702 get an upgrade to 2016.2
...
Xilinx IP Clock Wizard updated to version 5.3
2016-08-26 10:20:04 +03:00
Istvan Csomortani
cd0c981b50
projects/scripts: Fix to prevent a warning
...
In case of axi_interconnects, when just one slave and master interface is
active, the 'Interconnect Optimization Strategy' is disabled. So this
parameter should be set just if there is more than one slave interface.
2016-08-26 10:08:00 +03:00
Istvan Csomortani
6ab137a0e9
projects/scripts: Cosmetics
2016-08-26 10:07:08 +03:00
Istvan Csomortani
9dfcfe6146
version_upgrade: adv7511 common script to 2016.2
...
Xilinx IP Clock Wizard updated to version 5.3
2016-08-26 09:52:01 +03:00
Rejeesh Kutty
264bde77ad
sdrstk- SWAP==1 option
2016-08-24 12:07:13 -04:00
Adrian Costina
3c6cfdc7b5
adrv9371x: A10GX, switched TX lanes
2016-08-24 18:06:14 +03:00
Adrian Costina
215edb11c6
adrv9371: A10GX, updated design
...
- disable reconfiguration for RX transceivers and enabled the reconfiguration for TX transceiver. They cannot be enabled at the same time at this point
- update FIFO SIZE to 16 for all DMAs
- updated memory connections to 256 bit and moved clock connection to 133 MHz, for all DMAs.
2016-08-23 18:25:48 +03:00