Rejeesh Kutty
|
8b2542b181
|
daq2/a10gx: 10AX115S3F45E2SGE3 version
|
2016-04-20 16:01:12 -04:00 |
Rejeesh Kutty
|
e9b199959a
|
library/adcfifo- constraints update
|
2016-04-20 15:57:25 -04:00 |
AndreiGrozav
|
679d471d75
|
Merge branch 'hdl_2016_r1' into dev
hdl_2016_r1 contains IP core upgrades to Vivado 2015.4.2 and hdmi_tx improvements.
|
2016-04-19 18:05:50 +03:00 |
Adrian Costina
|
402253d308
|
usb_fx3: Updated design to include the GPIF II interface
|
2016-04-19 15:52:30 +03:00 |
Adrian Costina
|
d7d8b2cf1c
|
axi_usb_fx3: Integrated actual GPIF II interface, with 2 address lines
|
2016-04-19 14:38:26 +03:00 |
Istvan Csomortani
|
8a574cd8ba
|
zc706_system_plddr3.tcl : Add integration process for the AXI_DAC_FIFO
|
2016-04-19 11:30:52 +03:00 |
Istvan Csomortani
|
e855ef38f4
|
axi_dacfifo: Initial commit
AXI DAC fifo, which use the PL side DDR memory. The minimum data granularity is 1kbyte.
|
2016-04-19 11:28:33 +03:00 |
Istvan Csomortani
|
42cd05ab19
|
ad_mem_asym: Add support for more ratios.
Supported ratios: 1:1/1:2/1:4/1:8/2:1/4:1/8:1
|
2016-04-19 11:18:30 +03:00 |
AndreiGrozav
|
c291f8f107
|
daq1: Updated design to 2015.4
|
2016-04-14 23:36:47 +03:00 |
AndreiGrozav
|
469b4ea5e8
|
fmcadc5: Updated design to 2015.4
|
2016-04-14 23:18:23 +03:00 |
AndreiGrozav
|
62bd057106
|
fmcadc5/common: Update common design to 2015.4
|
2016-04-14 23:01:38 +03:00 |
AndreiGrozav
|
6fe41ebb08
|
axi_hdmi_tx: Upgrade hdmi clipping process
-added two registers that control the clipping ranges (0x01a and 0x01b)
-extend clipping process for all output data formats
|
2016-04-12 22:01:07 +03:00 |
Istvan Csomortani
|
69d721526a
|
util_dacfifo: Add constraints file
|
2016-04-12 13:21:50 +03:00 |
Rejeesh Kutty
|
a88ced8136
|
pzsdr1: lvds/cmos updates
|
2016-04-11 16:18:29 -04:00 |
Rejeesh Kutty
|
3006c5a223
|
make updates
|
2016-04-11 16:14:59 -04:00 |
Rejeesh Kutty
|
736bbdd95a
|
pzsdr1- io updates
|
2016-04-11 16:12:21 -04:00 |
Rejeesh Kutty
|
8a5a5082f3
|
pzsdr1- io updates
|
2016-04-11 16:12:09 -04:00 |
Rejeesh Kutty
|
8e689f4594
|
pzsdr1- lvds/cmos constraints
|
2016-04-11 16:00:18 -04:00 |
Rejeesh Kutty
|
7e807d83b1
|
pzsdr1- cmos mode
|
2016-04-11 15:58:29 -04:00 |
Rejeesh Kutty
|
bf6ef4e5f3
|
board- add disconnect
|
2016-04-11 15:33:00 -04:00 |
Rejeesh Kutty
|
68bc647472
|
pzsdr1- ddr board delays update
|
2016-04-06 15:30:27 -04:00 |
Istvan Csomortani
|
7b01cd9eca
|
README.md: Update the README
|
2016-03-31 19:42:52 +03:00 |
AndreiGrozav
|
21208ca208
|
Makefiles: Update Makefiles
|
2016-03-31 12:37:47 +03:00 |
Istvan Csomortani
|
1fab6ce477
|
daq2/common: Add util_dacfifo/dac_xfer_out control
|
2016-03-29 16:55:33 +03:00 |
Istvan Csomortani
|
255b0ebd40
|
util_dacfifo: Add dac_xfer_out control
The dac_xfer_out control signal is asserted while the DAC reads back data. Should be connected to upack/dma_xfer_in.
|
2016-03-29 16:50:00 +03:00 |
Adrian Costina
|
657144d9a7
|
a10gx: Updated base design and DAQ2 to the new revision of the a10gx board
- tried using ATX PLL and fPLL for TX transceiver clocks, but could not get them to lock
- CMU PLL works correctly as temporary solution
|
2016-03-28 13:21:36 +03:00 |
Istvan Csomortani
|
7ce3f6e274
|
ad7616_sdz: Fix system top for parallel interface mode.
|
2016-03-24 13:49:30 +02:00 |
Istvan Csomortani
|
a1c2c61884
|
ad7616_sdz: Update the IOBUF instance names
|
2016-03-24 11:46:33 +02:00 |
Adrian Costina
|
1bb3c9945e
|
README.md: Fixed Quartus version for this release
|
2016-03-24 10:32:55 +02:00 |
AndreiGrozav
|
7c2f34549b
|
motcon2_fmc: Update common design to 2015.4
|
2016-03-23 10:27:07 +02:00 |
AndreiGrozav
|
b31cdac6bd
|
util_gmii_to_rgmii: Updated to 2015.4
The Xilinx interface changed its name from gmii_rtl_1 to gmii_rt_1
|
2016-03-23 10:14:18 +02:00 |
Rejeesh Kutty
|
46eddd04be
|
library: port updates on mmcm
|
2016-03-22 12:50:59 -04:00 |
Rejeesh Kutty
|
de4da6726b
|
axi_clkgen: port updates on mmcm
|
2016-03-22 12:50:59 -04:00 |
Rejeesh Kutty
|
74408881c6
|
axi_ad9122: optional clock out control
|
2016-03-22 12:50:59 -04:00 |
Rejeesh Kutty
|
65b2e51958
|
common/mmcm: add another clock
|
2016-03-22 12:50:59 -04:00 |
AndreiGrozav
|
769fecbe00
|
axi_i2s_adi: Fixed clock association
|
2016-03-21 20:18:45 +02:00 |
Istvan Csomortani
|
373481360b
|
util_dacfifo: Add a bypass option to the FIFO
|
2016-03-21 14:14:43 +02:00 |
AndreiGrozav
|
714caa964c
|
usdrx1: Update common design to 2015.4
|
2016-03-18 16:29:43 +02:00 |
AndreiGrozav
|
05f4f3ac09
|
usb_fx3: Update common design to 2015.4
|
2016-03-18 16:16:38 +02:00 |
AndreiGrozav
|
24fdd2b9b7
|
pzsdr/ccpci: Update common design to 2015.4
|
2016-03-18 15:30:10 +02:00 |
AndreiGrozav
|
f8b155faab
|
pzsdr/ccfmc: Update common design to 2015.4
|
2016-03-18 15:28:56 +02:00 |
AndreiGrozav
|
d567af54ef
|
imageon: Update common design to 2015.4
|
2016-03-18 15:27:31 +02:00 |
AndreiGrozav
|
995debedce
|
fmcomms2: Update common design to 2015.4
|
2016-03-18 15:26:52 +02:00 |
AndreiGrozav
|
b555be25d5
|
kcu105: Update common design to 2015.4
|
2016-03-18 15:22:42 +02:00 |
AndreiGrozav
|
412013d939
|
adv7511: Update common design to 2015.4
|
2016-03-18 15:01:25 +02:00 |
AndreiGrozav
|
6d277733d5
|
axi_spdif_rx: Fixed the clock association
|
2016-03-18 13:58:13 +02:00 |
AndreiGrozav
|
28990e362a
|
axi_spdif_tx: Fixed the clock association
|
2016-03-18 13:31:06 +02:00 |
Istvan Csomortani
|
896c734792
|
Revert "foobar"
This reverts commit a3cb8cac45 .
|
2016-03-18 13:23:02 +02:00 |
Istvan Csomortani
|
a3cb8cac45
|
foobar
|
2016-03-18 11:51:13 +02:00 |
AndreiGrozav
|
d355aa0ea6
|
daq3/zc706: Updated design to 2015.4
|
2016-03-17 11:46:48 +02:00 |