Sergiu Arpadi
d8ab27b2af
sysid: Remove cstring init string
2020-09-30 19:12:24 +03:00
Arpadi
0680e44330
system_id: deployed ip
2019-08-06 16:53:11 +03:00
Istvan Csomortani
9072779e41
adrv9371x: Clean out system_db.tcl
2019-06-11 18:13:06 +03:00
AndreiGrozav
d894c30c2d
Remove deprecated/unused parameters
...
adrv9009
adrv9371x
arradio
daq2
daq3
fmcomms2
fmcomms5
2019-03-30 11:26:11 +02:00
Laszlo Nagy
b98eb28dca
adrv9371: update adcfifo/dacfifo
2019-01-23 14:45:45 +02:00
Istvan Csomortani
10deddd6d2
adrv9371/zcu102: Tune the differential swing of the TX lines
2018-10-04 14:37:02 +03:00
Istvan Csomortani
2293374307
adc|dac_fifo: Maximize the depth of each instance of the internal RAM FIFOs
...
The affected projects are:
- FMCADC2/VC707 - 16Mb
- FMCADC5/VC707 - 16Mb
- DAQ2/ZC706 - ADC@1GB and DAC@8Mb
- DAQ2/KC705 - ADC@4Mb and DAC@4Mb
- DAQ2/VC707 - ADC@8Mb and DAC@8Mb
- DAQ2/KCU105 - ADC@4Mb and DAC@4Mb
- DAQ2/ZCU102 - ADC@8Mb and DAC@8Mb
- DAQ3/ZC706 - ADC@1GB and DAC@8Mb
- DAQ3/KCU105 - ADC@4Mb and DAC@4Mb
- DAQ3/ZCU102 - ADC@8Mb and DAC@8Mb
- ADRV9371x/KCU105 - DAC@8Mb
- ADRV9371x/ZCU102 - DAC@16Mb
2018-08-21 11:44:05 +03:00
Istvan Csomortani
bd8c71c2ec
adrv9371x:zcu102: Set DEVICE_TYPE to ultrascale
2018-04-11 15:09:54 +03:00
Michael Hennerich
2e59a70cdd
adrv9371: Increase FCLK2 to 200MHz to support max sampling rates
...
This fixes an issue seen when using 307.2 MSPS on the Observation RX.
Signed-off-by: Michael Hennerich <michael.hennerich@analog.com>
2018-01-09 15:20:06 +01:00
Lars-Peter Clausen
46acdadb92
adrv9371x: Set correct transceiver type for UltraScale projects
...
Make sure that the axi_adxcvr instances are configured with the same
transceiver type as the util_adxcvr.
This is necessary for software to be able to detect the transceiver type
and support dynamic reconfiguration.
It is also necessary for correct eye scan support in the axi_adxcvr block.
Signed-off-by: Lars-Peter Clausen <lars@metafoo.de>
2017-11-14 14:31:03 +01:00
Lars-Peter Clausen
f181e037cc
adrv9371x: zcu102: Fix QPLL feedback divider
...
The external reference clock runs at 122.88 MHz by default. This means that
the QPLL feedback divider needs to be set to 80 so that the VCO is inside
the locking range (9.8 GHz - 16.375 GHz).
Signed-off-by: Lars-Peter Clausen <lars@metafoo.de>
2017-11-14 14:31:03 +01:00
AndreiGrozav
d05ed29212
adrv9371x_zcu102: Initial commit
2017-08-22 15:48:03 +03:00