delay-cntrl updates
parent
304a202d67
commit
fe0ceb2530
|
@ -153,6 +153,7 @@ module axi_ad9265 (
|
|||
wire adc_rst;
|
||||
wire up_rstn;
|
||||
wire up_clk;
|
||||
wire delay_rst;
|
||||
|
||||
// internal signals
|
||||
|
||||
|
@ -162,18 +163,14 @@ module axi_ad9265 (
|
|||
wire up_status_pn_oos_s;
|
||||
wire up_status_or_s;
|
||||
wire adc_status_s;
|
||||
wire delay_rst_s;
|
||||
wire delay_sel_s;
|
||||
wire delay_rwn_s;
|
||||
wire [ 7:0] delay_addr_s;
|
||||
wire [ 4:0] delay_wdata_s;
|
||||
wire [ 4:0] delay_rdata_s;
|
||||
wire delay_ack_t_s;
|
||||
wire [ 8:0] up_dld_s;
|
||||
wire [44:0] up_dwdata_s;
|
||||
wire [44:0] up_drdata_s;
|
||||
wire delay_locked_s;
|
||||
wire [13:0] up_raddr_s;
|
||||
wire [31:0] up_rdata_s[0:1];
|
||||
wire up_rack_s[0:1];
|
||||
wire up_wack_s[0:1];
|
||||
wire [31:0] up_rdata_s[0:2];
|
||||
wire up_rack_s[0:2];
|
||||
wire up_wack_s[0:2];
|
||||
wire up_wreq_s;
|
||||
wire [13:0] up_waddr_s;
|
||||
wire [31:0] up_wdata_s;
|
||||
|
@ -198,9 +195,9 @@ module axi_ad9265 (
|
|||
up_status_pn_err <= up_status_pn_err_s;
|
||||
up_status_pn_oos <= up_status_pn_oos_s;
|
||||
up_status_or <= up_status_or_s;
|
||||
up_rdata <= up_rdata_s[0] | up_rdata_s[1];
|
||||
up_rack <= up_rack_s[0] | up_rack_s[1];
|
||||
up_wack <= up_wack_s[0] | up_wack_s[1];
|
||||
up_rdata <= up_rdata_s[0] | up_rdata_s[1] | up_rdata_s[2];
|
||||
up_rack <= up_rack_s[0] | up_rack_s[1] | up_rack_s[2];
|
||||
up_wack <= up_wack_s[0] | up_wack_s[1] | up_wack_s[2];
|
||||
end
|
||||
end
|
||||
|
||||
|
@ -247,16 +244,34 @@ module axi_ad9265 (
|
|||
.adc_data (adc_data_s),
|
||||
.adc_or (adc_or_s),
|
||||
.adc_status (adc_status_s),
|
||||
.up_clk (up_clk),
|
||||
.up_dld (up_dld_s),
|
||||
.up_dwdata (up_dwdata_s),
|
||||
.up_drdata (up_drdata_s),
|
||||
.delay_clk (delay_clk),
|
||||
.delay_rst (delay_rst_s),
|
||||
.delay_sel (delay_sel_s),
|
||||
.delay_rwn (delay_rwn_s),
|
||||
.delay_addr (delay_addr_s),
|
||||
.delay_wdata (delay_wdata_s),
|
||||
.delay_rdata (delay_rdata_s),
|
||||
.delay_ack_t (delay_ack_t_s),
|
||||
.delay_rst (delay_rst),
|
||||
.delay_locked (delay_locked_s));
|
||||
|
||||
// adc delay control
|
||||
|
||||
up_delay_cntrl #(.IO_WIDTH(9), .IO_BASEADDR(6'h02)) i_delay_cntrl (
|
||||
.delay_clk (delay_clk),
|
||||
.delay_rst (delay_rst),
|
||||
.delay_locked (delay_locked_s),
|
||||
.up_dld (up_dld_s),
|
||||
.up_dwdata (up_dwdata_s),
|
||||
.up_drdata (up_drdata_s),
|
||||
.up_rstn (up_rstn),
|
||||
.up_clk (up_clk),
|
||||
.up_wreq (up_wreq_s),
|
||||
.up_waddr (up_waddr_s),
|
||||
.up_wdata (up_wdata_s),
|
||||
.up_wack (up_wack_s[2]),
|
||||
.up_rreq (up_rreq_s),
|
||||
.up_raddr (up_raddr_s),
|
||||
.up_rdata (up_rdata_s[2]),
|
||||
.up_rack (up_rack_s[2]));
|
||||
|
||||
// common processor control
|
||||
|
||||
up_adc_common #(.PCORE_ID(PCORE_ID)) i_up_adc_common (
|
||||
|
@ -267,21 +282,15 @@ module axi_ad9265 (
|
|||
.adc_ddr_edgesel (),
|
||||
.adc_pin_mode (),
|
||||
.adc_status (adc_status_s),
|
||||
.adc_sync_status (1'd0),
|
||||
.adc_status_ovf (adc_dovf),
|
||||
.adc_status_unf (adc_dunf),
|
||||
.adc_clk_ratio (32'd1),
|
||||
.adc_start_code (),
|
||||
.adc_sync (),
|
||||
.up_status_pn_err (up_status_pn_err),
|
||||
.up_status_pn_oos (up_status_pn_oos),
|
||||
.up_status_or (up_status_or),
|
||||
.delay_clk (delay_clk),
|
||||
.delay_rst (delay_rst_s),
|
||||
.delay_sel (delay_sel_s),
|
||||
.delay_rwn (delay_rwn_s),
|
||||
.delay_addr (delay_addr_s),
|
||||
.delay_wdata (delay_wdata_s),
|
||||
.delay_rdata (delay_rdata_s),
|
||||
.delay_ack_t (delay_ack_t_s),
|
||||
.delay_locked (delay_locked_s),
|
||||
.drp_clk (1'd0),
|
||||
.drp_rst (),
|
||||
.drp_sel (),
|
||||
|
@ -293,7 +302,7 @@ module axi_ad9265 (
|
|||
.drp_locked (1'd1),
|
||||
.up_usr_chanmax (),
|
||||
.adc_usr_chanmax (8'd0),
|
||||
.up_adc_gpio_in (),
|
||||
.up_adc_gpio_in (32'd0),
|
||||
.up_adc_gpio_out (),
|
||||
.up_rstn (up_rstn),
|
||||
.up_clk (up_clk),
|
||||
|
|
|
@ -34,8 +34,6 @@
|
|||
// THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
||||
// ***************************************************************************
|
||||
// ***************************************************************************
|
||||
// ***************************************************************************
|
||||
// ***************************************************************************
|
||||
// This is the LVDS/DDR interface, note that overrange is independent of data path,
|
||||
// software will not be able to relate overrange to a specific sample!
|
||||
|
||||
|
@ -62,14 +60,12 @@ module axi_ad9265_if (
|
|||
|
||||
// delay control signals
|
||||
|
||||
up_clk,
|
||||
up_dld,
|
||||
up_dwdata,
|
||||
up_drdata,
|
||||
delay_clk,
|
||||
delay_rst,
|
||||
delay_sel,
|
||||
delay_rwn,
|
||||
delay_addr,
|
||||
delay_wdata,
|
||||
delay_rdata,
|
||||
delay_ack_t,
|
||||
delay_locked);
|
||||
|
||||
// This parameter controls the buffer type based on the target device.
|
||||
|
@ -96,14 +92,12 @@ module axi_ad9265_if (
|
|||
|
||||
// delay control signals
|
||||
|
||||
input up_clk;
|
||||
input [ 8:0] up_dld;
|
||||
input [44:0] up_dwdata;
|
||||
output [44:0] up_drdata;
|
||||
input delay_clk;
|
||||
input delay_rst;
|
||||
input delay_sel;
|
||||
input delay_rwn;
|
||||
input [ 7:0] delay_addr;
|
||||
input [ 4:0] delay_wdata;
|
||||
output [ 4:0] delay_rdata;
|
||||
output delay_ack_t;
|
||||
output delay_locked;
|
||||
|
||||
// internal registers
|
||||
|
@ -115,13 +109,9 @@ module axi_ad9265_if (
|
|||
reg adc_or_n = 'd0;
|
||||
reg [15:0] adc_data = 'd0;
|
||||
reg adc_or = 'd0;
|
||||
reg [ 8:0] delay_ld = 'd0;
|
||||
reg delay_ack_t = 'd0;
|
||||
reg [ 4:0] delay_rdata = 'd0;
|
||||
|
||||
// internal signals
|
||||
|
||||
wire [ 4:0] delay_rdata_s[8:0];
|
||||
wire [ 7:0] adc_data_p_s;
|
||||
wire [ 7:0] adc_data_n_s;
|
||||
wire adc_or_p_s;
|
||||
|
@ -136,49 +126,6 @@ module axi_ad9265_if (
|
|||
adc_data <= { adc_data_p_s[7], adc_data_n_s[7], adc_data_p_s[6], adc_data_n_s[6], adc_data_p_s[5], adc_data_n_s[5], adc_data_p_s[4], adc_data_n_s[4], adc_data_p_s[3], adc_data_n_s[3], adc_data_p_s[2], adc_data_n_s[2], adc_data_p_s[1], adc_data_n_s[1], adc_data_p_s[0], adc_data_n_s[0]};
|
||||
end
|
||||
|
||||
// delay write interface, each delay element can be individually
|
||||
// addressed, and a delay value can be directly loaded (no inc/dec stuff)
|
||||
|
||||
always @(posedge delay_clk) begin
|
||||
if ((delay_sel == 1'b1) && (delay_rwn == 1'b0)) begin
|
||||
case (delay_addr)
|
||||
8'h08: delay_ld <= 15'h0100;
|
||||
8'h07: delay_ld <= 15'h0080;
|
||||
8'h06: delay_ld <= 15'h0040;
|
||||
8'h05: delay_ld <= 15'h0020;
|
||||
8'h04: delay_ld <= 15'h0010;
|
||||
8'h03: delay_ld <= 15'h0008;
|
||||
8'h02: delay_ld <= 15'h0004;
|
||||
8'h01: delay_ld <= 15'h0002;
|
||||
8'h00: delay_ld <= 15'h0001;
|
||||
default: delay_ld <= 15'h0000;
|
||||
endcase
|
||||
end else begin
|
||||
delay_ld <= 15'h0000;
|
||||
end
|
||||
end
|
||||
|
||||
// delay read interface, a delay ack toggle is used to transfer data to the
|
||||
// processor side- delay locked is independently transferred
|
||||
|
||||
always @(posedge delay_clk) begin
|
||||
case (delay_addr)
|
||||
8'h08: delay_rdata <= delay_rdata_s[8];
|
||||
8'h07: delay_rdata <= delay_rdata_s[7];
|
||||
8'h06: delay_rdata <= delay_rdata_s[6];
|
||||
8'h05: delay_rdata <= delay_rdata_s[5];
|
||||
8'h04: delay_rdata <= delay_rdata_s[4];
|
||||
8'h03: delay_rdata <= delay_rdata_s[3];
|
||||
8'h02: delay_rdata <= delay_rdata_s[2];
|
||||
8'h01: delay_rdata <= delay_rdata_s[1];
|
||||
8'h00: delay_rdata <= delay_rdata_s[0];
|
||||
default: delay_rdata <= 5'd0;
|
||||
endcase
|
||||
if (delay_sel == 1'b1) begin
|
||||
delay_ack_t <= ~delay_ack_t;
|
||||
end
|
||||
end
|
||||
|
||||
// data interface
|
||||
|
||||
generate
|
||||
|
@ -193,11 +140,12 @@ module axi_ad9265_if (
|
|||
.rx_data_in_n (adc_data_in_n[l_inst]),
|
||||
.rx_data_p (adc_data_p_s[l_inst]),
|
||||
.rx_data_n (adc_data_n_s[l_inst]),
|
||||
.up_clk (up_clk),
|
||||
.up_dld (up_dld[l_inst]),
|
||||
.up_dwdata (up_dwdata[((l_inst*5)+4):(l_inst*5)]),
|
||||
.up_drdata (up_drdata[((l_inst*5)+4):(l_inst*5)]),
|
||||
.delay_clk (delay_clk),
|
||||
.delay_rst (delay_rst),
|
||||
.delay_ld (delay_ld[l_inst]),
|
||||
.delay_wdata (delay_wdata),
|
||||
.delay_rdata (delay_rdata_s[l_inst]),
|
||||
.delay_locked ());
|
||||
end
|
||||
endgenerate
|
||||
|
@ -214,11 +162,12 @@ module axi_ad9265_if (
|
|||
.rx_data_in_n (adc_or_in_n),
|
||||
.rx_data_p (adc_or_p_s),
|
||||
.rx_data_n (adc_or_n_s),
|
||||
.up_clk (up_clk),
|
||||
.up_dld (up_dld[8]),
|
||||
.up_dwdata (up_dwdata[44:40]),
|
||||
.up_drdata (up_drdata[44:40]),
|
||||
.delay_clk (delay_clk),
|
||||
.delay_rst (delay_rst),
|
||||
.delay_ld (delay_ld[8]),
|
||||
.delay_wdata (delay_wdata),
|
||||
.delay_rdata (delay_rdata_s[8]),
|
||||
.delay_locked (delay_locked));
|
||||
|
||||
// clock
|
||||
|
|
Loading…
Reference in New Issue