ad_ip_jesd204_tpl_dac: Increase DDS phase DW support
Allow upto 32 bit phase data width support.main
parent
782b27e894
commit
92be583369
|
@ -52,6 +52,7 @@ module ad_ip_jesd204_tpl_dac #(
|
|||
parameter DDS_TYPE = 1,
|
||||
parameter DDS_CORDIC_DW = 16,
|
||||
parameter DDS_CORDIC_PHASE_DW = 16,
|
||||
parameter DDS_PHASE_DW = 16,
|
||||
parameter DATAPATH_DISABLE = 0,
|
||||
parameter IQCORRECTION_DISABLE = 1,
|
||||
parameter EXT_SYNC = 0,
|
||||
|
@ -125,11 +126,11 @@ module ad_ip_jesd204_tpl_dac #(
|
|||
wire dac_dds_format;
|
||||
|
||||
wire [NUM_CHANNELS*16-1:0] dac_dds_scale_0_s;
|
||||
wire [NUM_CHANNELS*16-1:0] dac_dds_init_0_s;
|
||||
wire [NUM_CHANNELS*16-1:0] dac_dds_incr_0_s;
|
||||
wire [NUM_CHANNELS*16-1:0] dac_dds_scale_1_s;
|
||||
wire [NUM_CHANNELS*16-1:0] dac_dds_init_1_s;
|
||||
wire [NUM_CHANNELS*16-1:0] dac_dds_incr_1_s;
|
||||
wire [NUM_CHANNELS*DDS_PHASE_DW-1:0] dac_dds_init_0_s;
|
||||
wire [NUM_CHANNELS*DDS_PHASE_DW-1:0] dac_dds_incr_0_s;
|
||||
wire [NUM_CHANNELS*DDS_PHASE_DW-1:0] dac_dds_init_1_s;
|
||||
wire [NUM_CHANNELS*DDS_PHASE_DW-1:0] dac_dds_incr_1_s;
|
||||
wire [NUM_CHANNELS*16-1:0] dac_pat_data_0_s;
|
||||
wire [NUM_CHANNELS*16-1:0] dac_pat_data_1_s;
|
||||
wire [NUM_CHANNELS*4-1:0] dac_data_sel_s;
|
||||
|
@ -156,7 +157,8 @@ module ad_ip_jesd204_tpl_dac #(
|
|||
.DATA_PATH_WIDTH (DATA_PATH_WIDTH),
|
||||
.PADDING_TO_MSB_LSB_N (PADDING_TO_MSB_LSB_N),
|
||||
.NUM_PROFILES(1),
|
||||
.EXT_SYNC (EXT_SYNC)
|
||||
.EXT_SYNC (EXT_SYNC),
|
||||
.DDS_PHASE_DW (DDS_PHASE_DW)
|
||||
) i_regmap (
|
||||
.s_axi_aclk (s_axi_aclk),
|
||||
.s_axi_aresetn (s_axi_aresetn),
|
||||
|
@ -234,6 +236,7 @@ module ad_ip_jesd204_tpl_dac #(
|
|||
.DDS_TYPE (DDS_TYPE),
|
||||
.DDS_CORDIC_DW (DDS_CORDIC_DW),
|
||||
.DDS_CORDIC_PHASE_DW (DDS_CORDIC_PHASE_DW),
|
||||
.DDS_PHASE_DW (DDS_PHASE_DW),
|
||||
.EXT_SYNC (EXT_SYNC)
|
||||
) i_core (
|
||||
.clk (link_clk),
|
||||
|
|
|
@ -44,6 +44,7 @@ module ad_ip_jesd204_tpl_dac_channel #(
|
|||
parameter DDS_TYPE = 1,
|
||||
parameter DDS_CORDIC_DW = 16,
|
||||
parameter DDS_CORDIC_PHASE_DW = 16,
|
||||
parameter DDS_PHASE_DW = 16,
|
||||
parameter Q_OR_I_N = 0
|
||||
) (
|
||||
|
||||
|
@ -68,11 +69,11 @@ module ad_ip_jesd204_tpl_dac_channel #(
|
|||
input dac_mask_enable,
|
||||
|
||||
input [15:0] dac_dds_scale_0,
|
||||
input [15:0] dac_dds_init_0,
|
||||
input [15:0] dac_dds_incr_0,
|
||||
input [15:0] dac_dds_scale_1,
|
||||
input [15:0] dac_dds_init_1,
|
||||
input [15:0] dac_dds_incr_1,
|
||||
input [DDS_PHASE_DW-1:0] dac_dds_init_0,
|
||||
input [DDS_PHASE_DW-1:0] dac_dds_incr_0,
|
||||
input [DDS_PHASE_DW-1:0] dac_dds_init_1,
|
||||
input [DDS_PHASE_DW-1:0] dac_dds_incr_1,
|
||||
|
||||
input [15:0] dac_pat_data_0,
|
||||
input [15:0] dac_pat_data_1,
|
||||
|
@ -159,7 +160,7 @@ module ad_ip_jesd204_tpl_dac_channel #(
|
|||
ad_dds #(
|
||||
.DISABLE (DATAPATH_DISABLE),
|
||||
.DDS_DW (CONVERTER_RESOLUTION),
|
||||
.PHASE_DW (16),
|
||||
.PHASE_DW (DDS_PHASE_DW),
|
||||
.DDS_TYPE (DDS_TYPE),
|
||||
.CORDIC_DW (DDS_CORDIC_DW),
|
||||
.CORDIC_PHASE_DW (DDS_CORDIC_PHASE_DW),
|
||||
|
|
|
@ -50,6 +50,7 @@ module ad_ip_jesd204_tpl_dac_core #(
|
|||
parameter DDS_TYPE = 1,
|
||||
parameter DDS_CORDIC_DW = 16,
|
||||
parameter DDS_CORDIC_PHASE_DW = 16,
|
||||
parameter DDS_PHASE_DW = 16,
|
||||
parameter EXT_SYNC = 0
|
||||
) (
|
||||
|
||||
|
@ -82,11 +83,11 @@ module ad_ip_jesd204_tpl_dac_core #(
|
|||
input [NUM_CHANNELS-1:0] dac_mask_enable,
|
||||
|
||||
input [NUM_CHANNELS*16-1:0] dac_dds_scale_0,
|
||||
input [NUM_CHANNELS*16-1:0] dac_dds_init_0,
|
||||
input [NUM_CHANNELS*16-1:0] dac_dds_incr_0,
|
||||
input [NUM_CHANNELS*16-1:0] dac_dds_scale_1,
|
||||
input [NUM_CHANNELS*16-1:0] dac_dds_init_1,
|
||||
input [NUM_CHANNELS*16-1:0] dac_dds_incr_1,
|
||||
input [NUM_CHANNELS*DDS_PHASE_DW-1:0] dac_dds_init_0,
|
||||
input [NUM_CHANNELS*DDS_PHASE_DW-1:0] dac_dds_incr_0,
|
||||
input [NUM_CHANNELS*DDS_PHASE_DW-1:0] dac_dds_init_1,
|
||||
input [NUM_CHANNELS*DDS_PHASE_DW-1:0] dac_dds_incr_1,
|
||||
|
||||
input [NUM_CHANNELS*16-1:0] dac_pat_data_0,
|
||||
input [NUM_CHANNELS*16-1:0] dac_pat_data_1,
|
||||
|
@ -195,6 +196,7 @@ module ad_ip_jesd204_tpl_dac_core #(
|
|||
.DDS_TYPE (DDS_TYPE),
|
||||
.DDS_CORDIC_DW (DDS_CORDIC_DW),
|
||||
.DDS_CORDIC_PHASE_DW (DDS_CORDIC_PHASE_DW),
|
||||
.DDS_PHASE_DW (DDS_PHASE_DW),
|
||||
.IQCORRECTION_DISABLE(IQCORRECTION_DISABLE),
|
||||
.Q_OR_I_N(i%2)
|
||||
) i_channel (
|
||||
|
@ -213,11 +215,11 @@ module ad_ip_jesd204_tpl_dac_core #(
|
|||
.dac_mask_enable (dac_mask_enable[i]),
|
||||
|
||||
.dac_dds_scale_0 (dac_dds_scale_0[16*i+:16]),
|
||||
.dac_dds_init_0 (dac_dds_init_0[16*i+:16]),
|
||||
.dac_dds_incr_0 (dac_dds_incr_0[16*i+:16]),
|
||||
.dac_dds_scale_1 (dac_dds_scale_1[16*i+:16]),
|
||||
.dac_dds_init_1 (dac_dds_init_1[16*i+:16]),
|
||||
.dac_dds_incr_1 (dac_dds_incr_1[16*i+:16]),
|
||||
.dac_dds_init_0 (dac_dds_init_0[DDS_PHASE_DW*i+:DDS_PHASE_DW]),
|
||||
.dac_dds_incr_0 (dac_dds_incr_0[DDS_PHASE_DW*i+:DDS_PHASE_DW]),
|
||||
.dac_dds_init_1 (dac_dds_init_1[DDS_PHASE_DW*i+:DDS_PHASE_DW]),
|
||||
.dac_dds_incr_1 (dac_dds_incr_1[DDS_PHASE_DW*i+:DDS_PHASE_DW]),
|
||||
|
||||
.dac_pat_data_0 (dac_pat_data_0[16*i+:16]),
|
||||
.dac_pat_data_1 (dac_pat_data_1[16*i+:16]),
|
||||
|
|
|
@ -142,6 +142,7 @@ foreach {k v w} {
|
|||
"IQCORRECTION_DISABLE" "Disable IQ Correction" "checkBox" \
|
||||
"XBAR_ENABLE" "Enable user data XBAR" "checkBox" \
|
||||
"DDS_TYPE" "DDS Type" "comboBox" \
|
||||
"DDS_PHASE_DW" "DDS Phase Width" "text" \
|
||||
"DDS_CORDIC_DW" "CORDIC DDS Data Width" "text" \
|
||||
"DDS_CORDIC_PHASE_DW" "CORDIC DDS Phase Width" "text" \
|
||||
} { \
|
||||
|
|
|
@ -47,8 +47,9 @@ module ad_ip_jesd204_tpl_dac_regmap #(
|
|||
parameter NUM_CHANNELS = 2,
|
||||
parameter DATA_PATH_WIDTH = 16,
|
||||
parameter PADDING_TO_MSB_LSB_N = 0,
|
||||
parameter NUM_PROFILES = 1, // Number of supported JESD profiles
|
||||
parameter EXT_SYNC = 0
|
||||
parameter EXT_SYNC = 0,
|
||||
parameter NUM_PROFILES = 1, // Number of supported JESD profiles
|
||||
parameter DDS_PHASE_DW = 16
|
||||
) (
|
||||
input s_axi_aclk,
|
||||
input s_axi_aresetn,
|
||||
|
@ -93,11 +94,11 @@ module ad_ip_jesd204_tpl_dac_regmap #(
|
|||
output dac_dds_format,
|
||||
|
||||
output [NUM_CHANNELS*16-1:0] dac_dds_scale_0,
|
||||
output [NUM_CHANNELS*16-1:0] dac_dds_init_0,
|
||||
output [NUM_CHANNELS*16-1:0] dac_dds_incr_0,
|
||||
output [NUM_CHANNELS*16-1:0] dac_dds_scale_1,
|
||||
output [NUM_CHANNELS*16-1:0] dac_dds_init_1,
|
||||
output [NUM_CHANNELS*16-1:0] dac_dds_incr_1,
|
||||
output [NUM_CHANNELS*DDS_PHASE_DW-1:0] dac_dds_init_0,
|
||||
output [NUM_CHANNELS*DDS_PHASE_DW-1:0] dac_dds_incr_0,
|
||||
output [NUM_CHANNELS*DDS_PHASE_DW-1:0] dac_dds_init_1,
|
||||
output [NUM_CHANNELS*DDS_PHASE_DW-1:0] dac_dds_incr_1,
|
||||
|
||||
output [NUM_CHANNELS*16-1:0] dac_pat_data_0,
|
||||
output [NUM_CHANNELS*16-1:0] dac_pat_data_1,
|
||||
|
@ -274,6 +275,7 @@ module ad_ip_jesd204_tpl_dac_regmap #(
|
|||
.COMMON_ID(6'h1 + i/16),
|
||||
.CHANNEL_ID (i % 16),
|
||||
.CHANNEL_NUMBER (i),
|
||||
.DDS_PHASE_DW (DDS_PHASE_DW),
|
||||
.USERPORTS_DISABLE (1),
|
||||
.IQCORRECTION_DISABLE (IQCORRECTION_DISABLE),
|
||||
.XBAR_ENABLE (XBAR_ENABLE)
|
||||
|
@ -281,11 +283,11 @@ module ad_ip_jesd204_tpl_dac_regmap #(
|
|||
.dac_clk (link_clk),
|
||||
.dac_rst (dac_rst),
|
||||
.dac_dds_scale_1 (dac_dds_scale_0[16*i+:16]),
|
||||
.dac_dds_init_1 (dac_dds_init_0[16*i+:16]),
|
||||
.dac_dds_incr_1 (dac_dds_incr_0[16*i+:16]),
|
||||
.dac_dds_init_1 (dac_dds_init_0[DDS_PHASE_DW*i+:DDS_PHASE_DW]),
|
||||
.dac_dds_incr_1 (dac_dds_incr_0[DDS_PHASE_DW*i+:DDS_PHASE_DW]),
|
||||
.dac_dds_scale_2 (dac_dds_scale_1[16*i+:16]),
|
||||
.dac_dds_init_2 (dac_dds_init_1[16*i+:16]),
|
||||
.dac_dds_incr_2 (dac_dds_incr_1[16*i+:16]),
|
||||
.dac_dds_init_2 (dac_dds_init_1[DDS_PHASE_DW*i+:DDS_PHASE_DW]),
|
||||
.dac_dds_incr_2 (dac_dds_incr_1[DDS_PHASE_DW*i+:DDS_PHASE_DW]),
|
||||
.dac_pat_data_1 (dac_pat_data_0[16*i+:16]),
|
||||
.dac_pat_data_2 (dac_pat_data_1[16*i+:16]),
|
||||
.dac_data_sel (dac_data_sel[4*i+:4]),
|
||||
|
|
Loading…
Reference in New Issue