fmc carrier is -- ccfmc
parent
48af5f29de
commit
92533bc24d
|
@ -0,0 +1,83 @@
|
||||||
|
####################################################################################
|
||||||
|
####################################################################################
|
||||||
|
## Copyright 2011(c) Analog Devices, Inc.
|
||||||
|
## Auto-generated, do not modify!
|
||||||
|
####################################################################################
|
||||||
|
####################################################################################
|
||||||
|
|
||||||
|
M_DEPS := system_project.tcl
|
||||||
|
M_DEPS += ../../scripts/adi_env.tcl
|
||||||
|
M_DEPS += ../../scripts/adi_project.tcl
|
||||||
|
M_DEPS += ../../scripts/adi_board.tcl
|
||||||
|
M_DEPS += system_top.v
|
||||||
|
M_DEPS += system_constr.xdc
|
||||||
|
M_DEPS += ../../../library/common/ad_iobuf.v
|
||||||
|
M_DEPS += ../../common/pzsdr/pzsdr_system_constr.xdc
|
||||||
|
M_DEPS += system_bd.tcl
|
||||||
|
M_DEPS += ../../common/pzsdr/pzsdr_system_bd.tcl
|
||||||
|
M_DEPS += ../../common/xilinx/sys_wfifo.tcl
|
||||||
|
M_DEPS += ../../fmcomms2/common/fmcomms2_bd.tcl
|
||||||
|
M_DEPS += ../../common/pzsdr/pzsdr_system_ps7.tcl
|
||||||
|
M_DEPS += ../../../library/axi_ad9361/axi_ad9361.xpr
|
||||||
|
M_DEPS += ../../../library/axi_clkgen/axi_clkgen.xpr
|
||||||
|
M_DEPS += ../../../library/axi_dmac/axi_dmac.xpr
|
||||||
|
M_DEPS += ../../../library/axi_hdmi_tx/axi_hdmi_tx.xpr
|
||||||
|
M_DEPS += ../../../library/axi_i2s_adi/axi_i2s_adi.xpr
|
||||||
|
M_DEPS += ../../../library/axi_spdif_tx/axi_spdif_tx.xpr
|
||||||
|
M_DEPS += ../../../library/util_cpack/util_cpack.xpr
|
||||||
|
M_DEPS += ../../../library/util_upack/util_upack.xpr
|
||||||
|
M_DEPS += ../../../library/util_wfifo/util_wfifo.xpr
|
||||||
|
|
||||||
|
M_VIVADO := vivado -mode batch -source
|
||||||
|
|
||||||
|
M_FLIST := *.cache
|
||||||
|
M_FLIST += *.data
|
||||||
|
M_FLIST += *.xpr
|
||||||
|
M_FLIST += *.log
|
||||||
|
M_FLIST += *.jou
|
||||||
|
M_FLIST += xgui
|
||||||
|
M_FLIST += *.runs
|
||||||
|
M_FLIST += *.srcs
|
||||||
|
M_FLIST += *.sdk
|
||||||
|
M_FLIST += .Xil
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
|
.PHONY: all lib clean clean-all
|
||||||
|
all: lib ccfmc_pzsdr.sdk/system_top.hdf
|
||||||
|
|
||||||
|
|
||||||
|
clean:
|
||||||
|
rm -rf $(M_FLIST)
|
||||||
|
|
||||||
|
|
||||||
|
clean-all:clean
|
||||||
|
make -C ../../../library/axi_ad9361 clean
|
||||||
|
make -C ../../../library/axi_clkgen clean
|
||||||
|
make -C ../../../library/axi_dmac clean
|
||||||
|
make -C ../../../library/axi_hdmi_tx clean
|
||||||
|
make -C ../../../library/axi_i2s_adi clean
|
||||||
|
make -C ../../../library/axi_spdif_tx clean
|
||||||
|
make -C ../../../library/util_cpack clean
|
||||||
|
make -C ../../../library/util_upack clean
|
||||||
|
make -C ../../../library/util_wfifo clean
|
||||||
|
|
||||||
|
|
||||||
|
ccfmc_pzsdr.sdk/system_top.hdf: $(M_DEPS)
|
||||||
|
rm -rf $(M_FLIST)
|
||||||
|
$(M_VIVADO) system_project.tcl >> ccfmc_pzsdr_vivado.log 2>&1
|
||||||
|
|
||||||
|
|
||||||
|
lib:
|
||||||
|
make -C ../../../library/axi_ad9361
|
||||||
|
make -C ../../../library/axi_clkgen
|
||||||
|
make -C ../../../library/axi_dmac
|
||||||
|
make -C ../../../library/axi_hdmi_tx
|
||||||
|
make -C ../../../library/axi_i2s_adi
|
||||||
|
make -C ../../../library/axi_spdif_tx
|
||||||
|
make -C ../../../library/util_cpack
|
||||||
|
make -C ../../../library/util_upack
|
||||||
|
make -C ../../../library/util_wfifo
|
||||||
|
|
||||||
|
####################################################################################
|
||||||
|
####################################################################################
|
|
@ -0,0 +1,7 @@
|
||||||
|
|
||||||
|
source $ad_hdl_dir/projects/common/pzsdr/pzsdr_system_bd.tcl
|
||||||
|
source $ad_hdl_dir/projects/common/xilinx/sys_wfifo.tcl
|
||||||
|
source $ad_hdl_dir/projects/fmcomms2/common/fmcomms2_bd.tcl
|
||||||
|
|
||||||
|
set_property -dict [list CONFIG.DAC_IODELAY_ENABLE {1}] $axi_ad9361
|
||||||
|
|
|
@ -0,0 +1,71 @@
|
||||||
|
|
||||||
|
# constraints
|
||||||
|
# ad9361
|
||||||
|
|
||||||
|
set_property -dict {PACKAGE_PIN J14 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_clk_in_p] ; ## IO_L12P_T1_MRCC_35
|
||||||
|
set_property -dict {PACKAGE_PIN H14 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_clk_in_n] ; ## IO_L12N_T1_MRCC_35
|
||||||
|
set_property -dict {PACKAGE_PIN H13 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_frame_in_p] ; ## IO_L7P_T1_AD2P_35
|
||||||
|
set_property -dict {PACKAGE_PIN H12 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_frame_in_n] ; ## IO_L7N_T1_AD2N_35
|
||||||
|
set_property -dict {PACKAGE_PIN F12 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_data_in_p[0]] ; ## IO_L1P_T0_AD0P_35
|
||||||
|
set_property -dict {PACKAGE_PIN E12 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_data_in_n[0]] ; ## IO_L1N_T0_AD0N_35
|
||||||
|
set_property -dict {PACKAGE_PIN E10 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_data_in_p[1]] ; ## IO_L2P_T0_AD8P_35
|
||||||
|
set_property -dict {PACKAGE_PIN D10 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_data_in_n[1]] ; ## IO_L2N_T0_AD8N_35
|
||||||
|
set_property -dict {PACKAGE_PIN G10 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_data_in_p[2]] ; ## IO_L3P_T0_DQS_AD1P_35
|
||||||
|
set_property -dict {PACKAGE_PIN F10 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_data_in_n[2]] ; ## IO_L3N_T0_DQS_AD1N_35
|
||||||
|
set_property -dict {PACKAGE_PIN E11 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_data_in_p[3]] ; ## IO_L4P_T0_35
|
||||||
|
set_property -dict {PACKAGE_PIN D11 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_data_in_n[3]] ; ## IO_L4N_T0_35
|
||||||
|
set_property -dict {PACKAGE_PIN G12 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_data_in_p[4]] ; ## IO_L5P_T0_AD9P_35
|
||||||
|
set_property -dict {PACKAGE_PIN G11 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_data_in_n[4]] ; ## IO_L5N_T0_AD9N_35
|
||||||
|
set_property -dict {PACKAGE_PIN F13 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_data_in_p[5]] ; ## IO_L6P_T0_35
|
||||||
|
set_property -dict {PACKAGE_PIN E13 IOSTANDARD LVDS DIFF_TERM TRUE} [get_ports rx_data_in_n[5]] ; ## IO_L6N_T0_VREF_35
|
||||||
|
set_property -dict {PACKAGE_PIN K13 IOSTANDARD LVDS} [get_ports tx_clk_out_p] ; ## IO_L8P_T1_AD10P_35
|
||||||
|
set_property -dict {PACKAGE_PIN J13 IOSTANDARD LVDS} [get_ports tx_clk_out_n] ; ## IO_L8N_T1_AD10N_35
|
||||||
|
set_property -dict {PACKAGE_PIN K15 IOSTANDARD LVDS} [get_ports tx_frame_out_p] ; ## IO_L9P_T1_DQS_AD3P_35
|
||||||
|
set_property -dict {PACKAGE_PIN J15 IOSTANDARD LVDS} [get_ports tx_frame_out_n] ; ## IO_L9N_T1_DQS_AD3N_35
|
||||||
|
set_property -dict {PACKAGE_PIN D15 IOSTANDARD LVDS} [get_ports tx_data_out_p[0]] ; ## IO_L13P_T2_MRCC_35
|
||||||
|
set_property -dict {PACKAGE_PIN D14 IOSTANDARD LVDS} [get_ports tx_data_out_n[0]] ; ## IO_L13N_T2_MRCC_35
|
||||||
|
set_property -dict {PACKAGE_PIN F15 IOSTANDARD LVDS} [get_ports tx_data_out_p[1]] ; ## IO_L14P_T2_AD4P_SRCC_35
|
||||||
|
set_property -dict {PACKAGE_PIN E15 IOSTANDARD LVDS} [get_ports tx_data_out_n[1]] ; ## IO_L14N_T2_AD4N_SRCC_35
|
||||||
|
set_property -dict {PACKAGE_PIN C17 IOSTANDARD LVDS} [get_ports tx_data_out_p[2]] ; ## IO_L15P_T2_DQS_AD12P_35
|
||||||
|
set_property -dict {PACKAGE_PIN C16 IOSTANDARD LVDS} [get_ports tx_data_out_n[2]] ; ## IO_L15N_T2_DQS_AD12N_35
|
||||||
|
set_property -dict {PACKAGE_PIN E16 IOSTANDARD LVDS} [get_ports tx_data_out_p[3]] ; ## IO_L16P_T2_35
|
||||||
|
set_property -dict {PACKAGE_PIN D16 IOSTANDARD LVDS} [get_ports tx_data_out_n[3]] ; ## IO_L16N_T2_35
|
||||||
|
set_property -dict {PACKAGE_PIN B16 IOSTANDARD LVDS} [get_ports tx_data_out_p[4]] ; ## IO_L17P_T2_AD5P_35
|
||||||
|
set_property -dict {PACKAGE_PIN B15 IOSTANDARD LVDS} [get_ports tx_data_out_n[4]] ; ## IO_L17N_T2_AD5N_35
|
||||||
|
set_property -dict {PACKAGE_PIN B17 IOSTANDARD LVDS} [get_ports tx_data_out_p[5]] ; ## IO_L18P_T2_AD13P_35
|
||||||
|
set_property -dict {PACKAGE_PIN A17 IOSTANDARD LVDS} [get_ports tx_data_out_n[5]] ; ## IO_L18N_T2_AD13N_35
|
||||||
|
set_property -dict {PACKAGE_PIN G14 IOSTANDARD LVCMOS18} [get_ports enable] ; ## IO_L11P_T1_SRCC_35
|
||||||
|
set_property -dict {PACKAGE_PIN F14 IOSTANDARD LVCMOS18} [get_ports txnrx] ; ## IO_L11N_T1_SRCC_35
|
||||||
|
set_property -dict {PACKAGE_PIN W19 IOSTANDARD LVCMOS25} [get_ports tdd_sync] ; ## IO_L23_13_JX2_N
|
||||||
|
|
||||||
|
set_property -dict {PACKAGE_PIN D13 IOSTANDARD LVCMOS18} [get_ports gpio_status[0]] ; ## IO_L19P_T3_35
|
||||||
|
set_property -dict {PACKAGE_PIN C13 IOSTANDARD LVCMOS18} [get_ports gpio_status[1]] ; ## IO_L19N_T3_VREF_35
|
||||||
|
set_property -dict {PACKAGE_PIN C14 IOSTANDARD LVCMOS18} [get_ports gpio_status[2]] ; ## IO_L20P_T3_AD6P_35
|
||||||
|
set_property -dict {PACKAGE_PIN B14 IOSTANDARD LVCMOS18} [get_ports gpio_status[3]] ; ## IO_L20N_T3_AD6N_35
|
||||||
|
set_property -dict {PACKAGE_PIN A15 IOSTANDARD LVCMOS18} [get_ports gpio_status[4]] ; ## IO_L21P_T3_DQS_AD14P_35
|
||||||
|
set_property -dict {PACKAGE_PIN A14 IOSTANDARD LVCMOS18} [get_ports gpio_status[5]] ; ## IO_L21N_T3_DQS_AD14N_35
|
||||||
|
set_property -dict {PACKAGE_PIN C12 IOSTANDARD LVCMOS18} [get_ports gpio_status[6]] ; ## IO_L22P_T3_AD7P_35
|
||||||
|
set_property -dict {PACKAGE_PIN B12 IOSTANDARD LVCMOS18} [get_ports gpio_status[7]] ; ## IO_L22N_T3_AD7N_35
|
||||||
|
set_property -dict {PACKAGE_PIN C2 IOSTANDARD LVCMOS18} [get_ports gpio_ctl[0]] ; ## IO_L23P_T3_34
|
||||||
|
set_property -dict {PACKAGE_PIN B1 IOSTANDARD LVCMOS18} [get_ports gpio_ctl[1]] ; ## IO_L23N_T3_34
|
||||||
|
set_property -dict {PACKAGE_PIN B2 IOSTANDARD LVCMOS18} [get_ports gpio_ctl[2]] ; ## IO_L24P_T3_34
|
||||||
|
set_property -dict {PACKAGE_PIN A2 IOSTANDARD LVCMOS18} [get_ports gpio_ctl[3]] ; ## IO_L24N_T3_34
|
||||||
|
set_property -dict {PACKAGE_PIN G16 IOSTANDARD LVCMOS18} [get_ports gpio_en_agc] ; ## IO_L10P_T1_AD11P_35
|
||||||
|
set_property -dict {PACKAGE_PIN G15 IOSTANDARD LVCMOS18} [get_ports gpio_sync] ; ## IO_L10N_T1_AD11N_35
|
||||||
|
set_property -dict {PACKAGE_PIN H16 IOSTANDARD LVCMOS18} [get_ports gpio_resetb] ; ## IO_0_VRN_35
|
||||||
|
set_property -dict {PACKAGE_PIN K11 IOSTANDARD LVCMOS18} [get_ports gpio_clksel] ; ## IO_0_VRN_34
|
||||||
|
set_property -dict {PACKAGE_PIN K10 IOSTANDARD LVCMOS18} [get_ports gpio_rfpwr_enable] ; ## IO_25_VRP_34
|
||||||
|
set_property -dict {PACKAGE_PIN AA20 IOSTANDARD LVCMOS25} [get_ports gpio_rf0] ; ## IO_L20_13_JX2_P
|
||||||
|
set_property -dict {PACKAGE_PIN AB20 IOSTANDARD LVCMOS25} [get_ports gpio_rf1] ; ## IO_L20_13_JX2_N
|
||||||
|
set_property -dict {PACKAGE_PIN AA14 IOSTANDARD LVCMOS25} [get_ports gpio_rf2] ; ## IO_L22_12_JX2_N
|
||||||
|
set_property -dict {PACKAGE_PIN J9 IOSTANDARD LVCMOS18} [get_ports gpio_rf3] ; ## IO_L05_34_JX4_N
|
||||||
|
|
||||||
|
set_property -dict {PACKAGE_PIN C11 IOSTANDARD LVCMOS18 PULLTYPE PULLUP} [get_ports spi_csn] ; ## IO_L23P_T3_35
|
||||||
|
set_property -dict {PACKAGE_PIN B11 IOSTANDARD LVCMOS18} [get_ports spi_clk] ; ## IO_L23N_T3_35
|
||||||
|
set_property -dict {PACKAGE_PIN A13 IOSTANDARD LVCMOS18} [get_ports spi_mosi] ; ## IO_L24P_T3_AD15P_35
|
||||||
|
set_property -dict {PACKAGE_PIN A12 IOSTANDARD LVCMOS18} [get_ports spi_miso] ; ## IO_L24N_T3_AD15N_35
|
||||||
|
|
||||||
|
# clocks
|
||||||
|
|
||||||
|
create_clock -name rx_clk -period 4 [get_ports rx_clk_in_p]
|
||||||
|
create_clock -name ad9361_clk -period 4 [get_pins i_system_wrapper/system_i/axi_ad9361/clk]
|
|
@ -0,0 +1,20 @@
|
||||||
|
|
||||||
|
|
||||||
|
|
||||||
|
source ../../scripts/adi_env.tcl
|
||||||
|
source $ad_hdl_dir/projects/scripts/adi_project.tcl
|
||||||
|
source $ad_hdl_dir/projects/scripts/adi_board.tcl
|
||||||
|
|
||||||
|
adi_project_create ccfmc_pzsdr
|
||||||
|
adi_project_files ccfmc_pzsdr [list \
|
||||||
|
"system_top.v" \
|
||||||
|
"system_constr.xdc"\
|
||||||
|
"$ad_hdl_dir/library/common/ad_iobuf.v" \
|
||||||
|
"$ad_hdl_dir/projects/common/pzsdr/pzsdr_system_constr.xdc" ]
|
||||||
|
|
||||||
|
set_property PROCESSING_ORDER EARLY [get_files $ad_hdl_dir/projects/common/pzsdr/pzsdr_system_constr.xdc]
|
||||||
|
set_property PROCESSING_ORDER EARLY [get_files system_constr.xdc]
|
||||||
|
|
||||||
|
adi_project_run ccfmc_pzsdr
|
||||||
|
|
||||||
|
|
|
@ -0,0 +1,375 @@
|
||||||
|
// ***************************************************************************
|
||||||
|
// ***************************************************************************
|
||||||
|
// Copyright 2011(c) Analog Devices, Inc.
|
||||||
|
//
|
||||||
|
// All rights reserved.
|
||||||
|
//
|
||||||
|
// Redistribution and use in source and binary forms, with or without modification,
|
||||||
|
// are permitted provided that the following conditions are met:
|
||||||
|
// - Redistributions of source code must retain the above copyright
|
||||||
|
// notice, this list of conditions and the following disclaimer.
|
||||||
|
// - Redistributions in binary form must reproduce the above copyright
|
||||||
|
// notice, this list of conditions and the following disclaimer in
|
||||||
|
// the documentation and/or other materials provided with the
|
||||||
|
// distribution.
|
||||||
|
// - Neither the name of Analog Devices, Inc. nor the names of its
|
||||||
|
// contributors may be used to endorse or promote products derived
|
||||||
|
// from this software without specific prior written permission.
|
||||||
|
// - The use of this software may or may not infringe the patent rights
|
||||||
|
// of one or more patent holders. This license does not release you
|
||||||
|
// from the requirement that you obtain separate licenses from these
|
||||||
|
// patent holders to use this software.
|
||||||
|
// - Use of the software either in source or binary form, must be run
|
||||||
|
// on or directly connected to an Analog Devices Inc. component.
|
||||||
|
//
|
||||||
|
// THIS SOFTWARE IS PROVIDED BY ANALOG DEVICES "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
|
||||||
|
// INCLUDING, BUT NOT LIMITED TO, NON-INFRINGEMENT, MERCHANTABILITY AND FITNESS FOR A
|
||||||
|
// PARTICULAR PURPOSE ARE DISCLAIMED.
|
||||||
|
//
|
||||||
|
// IN NO EVENT SHALL ANALOG DEVICES BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
|
||||||
|
// EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, INTELLECTUAL PROPERTY
|
||||||
|
// RIGHTS, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
|
||||||
|
// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
|
||||||
|
// STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF
|
||||||
|
// THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
||||||
|
// ***************************************************************************
|
||||||
|
// ***************************************************************************
|
||||||
|
|
||||||
|
`timescale 1ns/100ps
|
||||||
|
|
||||||
|
module system_top (
|
||||||
|
|
||||||
|
ddr_addr,
|
||||||
|
ddr_ba,
|
||||||
|
ddr_cas_n,
|
||||||
|
ddr_ck_n,
|
||||||
|
ddr_ck_p,
|
||||||
|
ddr_cke,
|
||||||
|
ddr_cs_n,
|
||||||
|
ddr_dm,
|
||||||
|
ddr_dq,
|
||||||
|
ddr_dqs_n,
|
||||||
|
ddr_dqs_p,
|
||||||
|
ddr_odt,
|
||||||
|
ddr_ras_n,
|
||||||
|
ddr_reset_n,
|
||||||
|
ddr_we_n,
|
||||||
|
|
||||||
|
eth1_mdc,
|
||||||
|
eth1_mdio,
|
||||||
|
eth1_rgmii_rxclk,
|
||||||
|
eth1_rgmii_rxctl,
|
||||||
|
eth1_rgmii_rxdata,
|
||||||
|
eth1_rgmii_txclk,
|
||||||
|
eth1_rgmii_txctl,
|
||||||
|
eth1_rgmii_txdata,
|
||||||
|
|
||||||
|
fixed_io_ddr_vrn,
|
||||||
|
fixed_io_ddr_vrp,
|
||||||
|
fixed_io_mio,
|
||||||
|
fixed_io_ps_clk,
|
||||||
|
fixed_io_ps_porb,
|
||||||
|
fixed_io_ps_srstb,
|
||||||
|
|
||||||
|
hdmi_out_clk,
|
||||||
|
hdmi_vsync,
|
||||||
|
hdmi_hsync,
|
||||||
|
hdmi_data_e,
|
||||||
|
hdmi_data,
|
||||||
|
hdmi_pd,
|
||||||
|
hdmi_intn,
|
||||||
|
|
||||||
|
spdif,
|
||||||
|
spdif_in,
|
||||||
|
|
||||||
|
i2s_mclk,
|
||||||
|
i2s_bclk,
|
||||||
|
i2s_lrclk,
|
||||||
|
i2s_sdata_out,
|
||||||
|
i2s_sdata_in,
|
||||||
|
|
||||||
|
iic_scl,
|
||||||
|
iic_sda,
|
||||||
|
|
||||||
|
gpio_bd,
|
||||||
|
|
||||||
|
rx_clk_in_p,
|
||||||
|
rx_clk_in_n,
|
||||||
|
rx_frame_in_p,
|
||||||
|
rx_frame_in_n,
|
||||||
|
rx_data_in_p,
|
||||||
|
rx_data_in_n,
|
||||||
|
tx_clk_out_p,
|
||||||
|
tx_clk_out_n,
|
||||||
|
tx_frame_out_p,
|
||||||
|
tx_frame_out_n,
|
||||||
|
tx_data_out_p,
|
||||||
|
tx_data_out_n,
|
||||||
|
|
||||||
|
enable,
|
||||||
|
txnrx,
|
||||||
|
|
||||||
|
tdd_sync,
|
||||||
|
|
||||||
|
gpio_rf0,
|
||||||
|
gpio_rf1,
|
||||||
|
gpio_rf2,
|
||||||
|
gpio_rf3,
|
||||||
|
gpio_rfpwr_enable,
|
||||||
|
gpio_clksel,
|
||||||
|
gpio_resetb,
|
||||||
|
gpio_sync,
|
||||||
|
gpio_en_agc,
|
||||||
|
gpio_ctl,
|
||||||
|
gpio_status,
|
||||||
|
|
||||||
|
spi_csn,
|
||||||
|
spi_clk,
|
||||||
|
spi_mosi,
|
||||||
|
spi_miso);
|
||||||
|
|
||||||
|
|
||||||
|
inout [14:0] ddr_addr;
|
||||||
|
inout [ 2:0] ddr_ba;
|
||||||
|
inout ddr_cas_n;
|
||||||
|
inout ddr_ck_n;
|
||||||
|
inout ddr_ck_p;
|
||||||
|
inout ddr_cke;
|
||||||
|
inout ddr_cs_n;
|
||||||
|
inout [ 3:0] ddr_dm;
|
||||||
|
inout [31:0] ddr_dq;
|
||||||
|
inout [ 3:0] ddr_dqs_n;
|
||||||
|
inout [ 3:0] ddr_dqs_p;
|
||||||
|
inout ddr_odt;
|
||||||
|
inout ddr_ras_n;
|
||||||
|
inout ddr_reset_n;
|
||||||
|
inout ddr_we_n;
|
||||||
|
|
||||||
|
output eth1_mdc;
|
||||||
|
inout eth1_mdio;
|
||||||
|
input eth1_rgmii_rxclk;
|
||||||
|
input eth1_rgmii_rxctl;
|
||||||
|
input [ 3:0] eth1_rgmii_rxdata;
|
||||||
|
output eth1_rgmii_txclk;
|
||||||
|
output eth1_rgmii_txctl;
|
||||||
|
output [ 3:0] eth1_rgmii_txdata;
|
||||||
|
|
||||||
|
inout fixed_io_ddr_vrn;
|
||||||
|
inout fixed_io_ddr_vrp;
|
||||||
|
inout [53:0] fixed_io_mio;
|
||||||
|
inout fixed_io_ps_clk;
|
||||||
|
inout fixed_io_ps_porb;
|
||||||
|
inout fixed_io_ps_srstb;
|
||||||
|
|
||||||
|
output hdmi_out_clk;
|
||||||
|
output hdmi_vsync;
|
||||||
|
output hdmi_hsync;
|
||||||
|
output hdmi_data_e;
|
||||||
|
output [15:0] hdmi_data;
|
||||||
|
output hdmi_pd;
|
||||||
|
input hdmi_intn;
|
||||||
|
|
||||||
|
output spdif;
|
||||||
|
input spdif_in;
|
||||||
|
|
||||||
|
output i2s_mclk;
|
||||||
|
output i2s_bclk;
|
||||||
|
output i2s_lrclk;
|
||||||
|
output i2s_sdata_out;
|
||||||
|
input i2s_sdata_in;
|
||||||
|
|
||||||
|
inout iic_scl;
|
||||||
|
inout iic_sda;
|
||||||
|
|
||||||
|
inout [11:0] gpio_bd;
|
||||||
|
|
||||||
|
input rx_clk_in_p;
|
||||||
|
input rx_clk_in_n;
|
||||||
|
input rx_frame_in_p;
|
||||||
|
input rx_frame_in_n;
|
||||||
|
input [ 5:0] rx_data_in_p;
|
||||||
|
input [ 5:0] rx_data_in_n;
|
||||||
|
output tx_clk_out_p;
|
||||||
|
output tx_clk_out_n;
|
||||||
|
output tx_frame_out_p;
|
||||||
|
output tx_frame_out_n;
|
||||||
|
output [ 5:0] tx_data_out_p;
|
||||||
|
output [ 5:0] tx_data_out_n;
|
||||||
|
|
||||||
|
output enable;
|
||||||
|
output txnrx;
|
||||||
|
|
||||||
|
inout tdd_sync;
|
||||||
|
|
||||||
|
inout gpio_rf0;
|
||||||
|
inout gpio_rf1;
|
||||||
|
inout gpio_rf2;
|
||||||
|
inout gpio_rf3;
|
||||||
|
inout gpio_rfpwr_enable;
|
||||||
|
inout gpio_clksel;
|
||||||
|
inout gpio_resetb;
|
||||||
|
inout gpio_sync;
|
||||||
|
inout gpio_en_agc;
|
||||||
|
inout [ 3:0] gpio_ctl;
|
||||||
|
inout [ 7:0] gpio_status;
|
||||||
|
|
||||||
|
output spi_csn;
|
||||||
|
output spi_clk;
|
||||||
|
output spi_mosi;
|
||||||
|
input spi_miso;
|
||||||
|
|
||||||
|
|
||||||
|
// internal signals
|
||||||
|
|
||||||
|
wire [63:0] gpio_i;
|
||||||
|
wire [63:0] gpio_o;
|
||||||
|
wire [63:0] gpio_t;
|
||||||
|
|
||||||
|
wire tdd_sync_i;
|
||||||
|
wire tdd_sync_o;
|
||||||
|
wire tdd_sync_t;
|
||||||
|
|
||||||
|
// assignments
|
||||||
|
|
||||||
|
assign hdmi_pd = 1'b0;
|
||||||
|
|
||||||
|
// instantiations
|
||||||
|
|
||||||
|
ad_iobuf #(.DATA_WIDTH(21)) i_iobuf (
|
||||||
|
.dio_t ({gpio_t[56:51], gpio_t[46:32]}),
|
||||||
|
.dio_i ({gpio_o[56:51], gpio_o[46:32]}),
|
||||||
|
.dio_o ({gpio_i[56:51], gpio_i[46:32]}),
|
||||||
|
.dio_p ({ gpio_rf0, // 56:56
|
||||||
|
gpio_rf1, // 55:55
|
||||||
|
gpio_rf2, // 54:54
|
||||||
|
gpio_rf3, // 53:53
|
||||||
|
gpio_rfpwr_enable, // 52:52
|
||||||
|
gpio_clksel, // 51:51
|
||||||
|
gpio_resetb, // 46:46
|
||||||
|
gpio_sync, // 45:45
|
||||||
|
gpio_en_agc, // 44:44
|
||||||
|
gpio_ctl, // 43:40
|
||||||
|
gpio_status})); // 39:32
|
||||||
|
|
||||||
|
ad_iobuf #(.DATA_WIDTH(12)) i_iobuf_bd (
|
||||||
|
.dio_t (gpio_t[11:0]),
|
||||||
|
.dio_i (gpio_o[11:0]),
|
||||||
|
.dio_o (gpio_i[11:0]),
|
||||||
|
.dio_p (gpio_bd));
|
||||||
|
|
||||||
|
ad_iobuf #(.DATA_WIDTH(1)) i_iobuf_tdd_sync (
|
||||||
|
.dio_t (tdd_sync_t),
|
||||||
|
.dio_i (tdd_sync_o),
|
||||||
|
.dio_o (tdd_sync_i),
|
||||||
|
.dio_p (tdd_sync));
|
||||||
|
|
||||||
|
system_wrapper i_system_wrapper (
|
||||||
|
.ddr_addr (ddr_addr),
|
||||||
|
.ddr_ba (ddr_ba),
|
||||||
|
.ddr_cas_n (ddr_cas_n),
|
||||||
|
.ddr_ck_n (ddr_ck_n),
|
||||||
|
.ddr_ck_p (ddr_ck_p),
|
||||||
|
.ddr_cke (ddr_cke),
|
||||||
|
.ddr_cs_n (ddr_cs_n),
|
||||||
|
.ddr_dm (ddr_dm),
|
||||||
|
.ddr_dq (ddr_dq),
|
||||||
|
.ddr_dqs_n (ddr_dqs_n),
|
||||||
|
.ddr_dqs_p (ddr_dqs_p),
|
||||||
|
.ddr_odt (ddr_odt),
|
||||||
|
.ddr_ras_n (ddr_ras_n),
|
||||||
|
.ddr_reset_n (ddr_reset_n),
|
||||||
|
.ddr_we_n (ddr_we_n),
|
||||||
|
.enable (enable),
|
||||||
|
.eth1_125mclk (),
|
||||||
|
.eth1_25mclk (),
|
||||||
|
.eth1_2m5clk (),
|
||||||
|
.eth1_clock_speed (),
|
||||||
|
.eth1_duplex_status (),
|
||||||
|
.eth1_intn (1'b1),
|
||||||
|
.eth1_link_status (),
|
||||||
|
.eth1_mdio_mdc (eth1_mdc),
|
||||||
|
.eth1_mdio_mdio_io (eth1_mdio),
|
||||||
|
.eth1_refclk (),
|
||||||
|
.eth1_rgmii_rd (eth1_rgmii_rxdata),
|
||||||
|
.eth1_rgmii_rx_ctl (eth1_rgmii_rxctl),
|
||||||
|
.eth1_rgmii_rxc (eth1_rgmii_rxclk),
|
||||||
|
.eth1_rgmii_td (eth1_rgmii_txdata),
|
||||||
|
.eth1_rgmii_tx_ctl (eth1_rgmii_txctl),
|
||||||
|
.eth1_rgmii_txc (eth1_rgmii_txclk),
|
||||||
|
.eth1_speed_mode (),
|
||||||
|
.fixed_io_ddr_vrn (fixed_io_ddr_vrn),
|
||||||
|
.fixed_io_ddr_vrp (fixed_io_ddr_vrp),
|
||||||
|
.fixed_io_mio (fixed_io_mio),
|
||||||
|
.fixed_io_ps_clk (fixed_io_ps_clk),
|
||||||
|
.fixed_io_ps_porb (fixed_io_ps_porb),
|
||||||
|
.fixed_io_ps_srstb (fixed_io_ps_srstb),
|
||||||
|
.gpio_i (gpio_i),
|
||||||
|
.gpio_o (gpio_o),
|
||||||
|
.gpio_t (gpio_t),
|
||||||
|
.hdmi_data (hdmi_data),
|
||||||
|
.hdmi_data_e (hdmi_data_e),
|
||||||
|
.hdmi_hsync (hdmi_hsync),
|
||||||
|
.hdmi_out_clk (hdmi_out_clk),
|
||||||
|
.hdmi_vsync (hdmi_vsync),
|
||||||
|
.i2s_bclk (i2s_bclk),
|
||||||
|
.i2s_lrclk (i2s_lrclk),
|
||||||
|
.i2s_mclk (i2s_mclk),
|
||||||
|
.i2s_sdata_in (i2s_sdata_in),
|
||||||
|
.i2s_sdata_out (i2s_sdata_out),
|
||||||
|
.iic_main_scl_io (iic_scl),
|
||||||
|
.iic_main_sda_io (iic_sda),
|
||||||
|
.otg_vbusoc (1'b0),
|
||||||
|
.ps_intr_00 (1'b0),
|
||||||
|
.ps_intr_01 (1'b0),
|
||||||
|
.ps_intr_02 (1'b0),
|
||||||
|
.ps_intr_03 (1'b0),
|
||||||
|
.ps_intr_04 (1'b0),
|
||||||
|
.ps_intr_05 (1'b0),
|
||||||
|
.ps_intr_06 (1'b0),
|
||||||
|
.ps_intr_07 (1'b0),
|
||||||
|
.ps_intr_08 (1'b0),
|
||||||
|
.ps_intr_09 (1'b0),
|
||||||
|
.ps_intr_10 (1'b0),
|
||||||
|
.ps_intr_11 (1'b0),
|
||||||
|
.rx_clk_in_n (rx_clk_in_n),
|
||||||
|
.rx_clk_in_p (rx_clk_in_p),
|
||||||
|
.rx_data_in_n (rx_data_in_n),
|
||||||
|
.rx_data_in_p (rx_data_in_p),
|
||||||
|
.rx_frame_in_n (rx_frame_in_n),
|
||||||
|
.rx_frame_in_p (rx_frame_in_p),
|
||||||
|
.spdif (spdif),
|
||||||
|
.spi0_clk_i (1'b0),
|
||||||
|
.spi0_clk_o (spi_clk),
|
||||||
|
.spi0_csn_0_o (spi_csn),
|
||||||
|
.spi0_csn_1_o (),
|
||||||
|
.spi0_csn_2_o (),
|
||||||
|
.spi0_csn_i (1'b1),
|
||||||
|
.spi0_sdi_i (spi_miso),
|
||||||
|
.spi0_sdo_i (1'b0),
|
||||||
|
.spi0_sdo_o (spi_mosi),
|
||||||
|
.spi1_clk_i (1'b0),
|
||||||
|
.spi1_clk_o (),
|
||||||
|
.spi1_csn_0_o (),
|
||||||
|
.spi1_csn_1_o (),
|
||||||
|
.spi1_csn_2_o (),
|
||||||
|
.spi1_csn_i (1'b1),
|
||||||
|
.spi1_sdi_i (1'b0),
|
||||||
|
.spi1_sdo_i (1'b0),
|
||||||
|
.spi1_sdo_o (),
|
||||||
|
.tdd_sync_i (tdd_sync_i),
|
||||||
|
.tdd_sync_o (tdd_sync_o),
|
||||||
|
.tdd_sync_t (tdd_sync_t),
|
||||||
|
.tx_clk_out_n (tx_clk_out_n),
|
||||||
|
.tx_clk_out_p (tx_clk_out_p),
|
||||||
|
.tx_data_out_n (tx_data_out_n),
|
||||||
|
.tx_data_out_p (tx_data_out_p),
|
||||||
|
.tx_frame_out_n (tx_frame_out_n),
|
||||||
|
.tx_frame_out_p (tx_frame_out_p),
|
||||||
|
.txnrx (txnrx),
|
||||||
|
.up_enable (gpio_o[47]),
|
||||||
|
.up_txnrx (gpio_o[48]));
|
||||||
|
|
||||||
|
endmodule
|
||||||
|
|
||||||
|
// ***************************************************************************
|
||||||
|
// ***************************************************************************
|
Loading…
Reference in New Issue