daq2- adxcvr version
parent
5c91e41da8
commit
6df5ba1a7a
|
@ -4,17 +4,36 @@
|
||||||
create_bd_port -dir I rx_ref_clk
|
create_bd_port -dir I rx_ref_clk
|
||||||
create_bd_port -dir O rx_sync
|
create_bd_port -dir O rx_sync
|
||||||
create_bd_port -dir I rx_sysref
|
create_bd_port -dir I rx_sysref
|
||||||
create_bd_port -dir I -from 3 -to 0 rx_data_p
|
create_bd_port -dir I rx_data_0_p
|
||||||
create_bd_port -dir I -from 3 -to 0 rx_data_n
|
create_bd_port -dir I rx_data_0_n
|
||||||
|
create_bd_port -dir I rx_data_1_p
|
||||||
|
create_bd_port -dir I rx_data_1_n
|
||||||
|
create_bd_port -dir I rx_data_2_p
|
||||||
|
create_bd_port -dir I rx_data_2_n
|
||||||
|
create_bd_port -dir I rx_data_3_p
|
||||||
|
create_bd_port -dir I rx_data_3_n
|
||||||
|
|
||||||
create_bd_port -dir I tx_ref_clk
|
create_bd_port -dir I tx_ref_clk
|
||||||
create_bd_port -dir I tx_sync
|
create_bd_port -dir I tx_sync
|
||||||
create_bd_port -dir I tx_sysref
|
create_bd_port -dir I tx_sysref
|
||||||
create_bd_port -dir O -from 3 -to 0 tx_data_p
|
create_bd_port -dir O tx_data_0_p
|
||||||
create_bd_port -dir O -from 3 -to 0 tx_data_n
|
create_bd_port -dir O tx_data_0_n
|
||||||
|
create_bd_port -dir O tx_data_1_p
|
||||||
|
create_bd_port -dir O tx_data_1_n
|
||||||
|
create_bd_port -dir O tx_data_2_p
|
||||||
|
create_bd_port -dir O tx_data_2_n
|
||||||
|
create_bd_port -dir O tx_data_3_p
|
||||||
|
create_bd_port -dir O tx_data_3_n
|
||||||
|
|
||||||
# dac peripherals
|
# dac peripherals
|
||||||
|
|
||||||
|
set axi_ad9144_xcvr [create_bd_cell -type ip -vlnv analog.com:user:axi_adxcvr:1.0 axi_ad9144_xcvr]
|
||||||
|
set_property -dict [list CONFIG.NUM_OF_LANES {4}] $axi_ad9144_xcvr
|
||||||
|
set_property -dict [list CONFIG.QPLL_ENABLE {1}] $axi_ad9144_xcvr
|
||||||
|
set_property -dict [list CONFIG.TX_OR_RX_N {1}] $axi_ad9144_xcvr
|
||||||
|
|
||||||
|
set sys_ad9144_rstgen [create_bd_cell -type ip -vlnv xilinx.com:ip:proc_sys_reset:5.0 sys_ad9144_rstgen]
|
||||||
|
|
||||||
set axi_ad9144_core [create_bd_cell -type ip -vlnv analog.com:user:axi_ad9144:1.0 axi_ad9144_core]
|
set axi_ad9144_core [create_bd_cell -type ip -vlnv analog.com:user:axi_ad9144:1.0 axi_ad9144_core]
|
||||||
set_property -dict [list CONFIG.QUAD_OR_DUAL_N {0}] $axi_ad9144_core
|
set_property -dict [list CONFIG.QUAD_OR_DUAL_N {0}] $axi_ad9144_core
|
||||||
|
|
||||||
|
@ -40,6 +59,13 @@ set_property -dict [list CONFIG.NUM_OF_CHANNELS {2}] $axi_ad9144_upack
|
||||||
|
|
||||||
# adc peripherals
|
# adc peripherals
|
||||||
|
|
||||||
|
set axi_ad9680_xcvr [create_bd_cell -type ip -vlnv analog.com:user:axi_adxcvr:1.0 axi_ad9680_xcvr]
|
||||||
|
set_property -dict [list CONFIG.NUM_OF_LANES {4}] $axi_ad9680_xcvr
|
||||||
|
set_property -dict [list CONFIG.QPLL_ENABLE {0}] $axi_ad9680_xcvr
|
||||||
|
set_property -dict [list CONFIG.TX_OR_RX_N {0}] $axi_ad9680_xcvr
|
||||||
|
|
||||||
|
set sys_ad9680_rstgen [create_bd_cell -type ip -vlnv xilinx.com:ip:proc_sys_reset:5.0 sys_ad9680_rstgen]
|
||||||
|
|
||||||
set axi_ad9680_core [create_bd_cell -type ip -vlnv analog.com:user:axi_ad9680:1.0 axi_ad9680_core]
|
set axi_ad9680_core [create_bd_cell -type ip -vlnv analog.com:user:axi_ad9680:1.0 axi_ad9680_core]
|
||||||
|
|
||||||
set axi_ad9680_jesd [create_bd_cell -type ip -vlnv xilinx.com:ip:jesd204:6.2 axi_ad9680_jesd]
|
set axi_ad9680_jesd [create_bd_cell -type ip -vlnv xilinx.com:ip:jesd204:6.2 axi_ad9680_jesd]
|
||||||
|
@ -63,83 +89,47 @@ set axi_ad9680_cpack [create_bd_cell -type ip -vlnv analog.com:user:util_cpack:1
|
||||||
set_property -dict [list CONFIG.CHANNEL_DATA_WIDTH {64}] $axi_ad9680_cpack
|
set_property -dict [list CONFIG.CHANNEL_DATA_WIDTH {64}] $axi_ad9680_cpack
|
||||||
set_property -dict [list CONFIG.NUM_OF_CHANNELS {2}] $axi_ad9680_cpack
|
set_property -dict [list CONFIG.NUM_OF_CHANNELS {2}] $axi_ad9680_cpack
|
||||||
|
|
||||||
# dac/adc common gt
|
# shared transceiver core
|
||||||
|
|
||||||
set axi_daq2_gt [create_bd_cell -type ip -vlnv analog.com:user:axi_jesd_gt:1.0 axi_daq2_gt]
|
set util_daq2_xcvr [create_bd_cell -type ip -vlnv analog.com:user:util_adxcvr:1.0 util_daq2_xcvr]
|
||||||
set_property -dict [list CONFIG.NUM_OF_LANES {4}] $axi_daq2_gt
|
set_property -dict [list CONFIG.RX_NUM_OF_LANES {4}] $util_daq2_xcvr
|
||||||
set_property -dict [list CONFIG.QPLL1_ENABLE {0}] $axi_daq2_gt
|
set_property -dict [list CONFIG.TX_NUM_OF_LANES {4}] $util_daq2_xcvr
|
||||||
set_property -dict [list CONFIG.RX_NUM_OF_LANES {4}] $axi_daq2_gt
|
|
||||||
set_property -dict [list CONFIG.TX_NUM_OF_LANES {4}] $axi_daq2_gt
|
|
||||||
set_property -dict [list CONFIG.RX_CLKBUF_ENABLE_0 {1}] $axi_daq2_gt
|
|
||||||
set_property -dict [list CONFIG.TX_CLKBUF_ENABLE_0 {1}] $axi_daq2_gt
|
|
||||||
set_property -dict [list CONFIG.TX_DATA_SEL_0 {0}] $axi_daq2_gt
|
|
||||||
set_property -dict [list CONFIG.TX_DATA_SEL_1 {3}] $axi_daq2_gt
|
|
||||||
set_property -dict [list CONFIG.TX_DATA_SEL_2 {1}] $axi_daq2_gt
|
|
||||||
set_property -dict [list CONFIG.TX_DATA_SEL_3 {2}] $axi_daq2_gt
|
|
||||||
|
|
||||||
set util_daq2_gt [create_bd_cell -type ip -vlnv analog.com:user:util_jesd_gt:1.0 util_daq2_gt]
|
ad_connect sys_cpu_resetn util_daq2_xcvr/up_rstn
|
||||||
set_property -dict [list CONFIG.QPLL0_ENABLE {1}] $util_daq2_gt
|
ad_connect sys_cpu_clk util_daq2_xcvr/up_clk
|
||||||
set_property -dict [list CONFIG.QPLL1_ENABLE {0}] $util_daq2_gt
|
|
||||||
set_property -dict [list CONFIG.NUM_OF_LANES {4}] $util_daq2_gt
|
|
||||||
set_property -dict [list CONFIG.RX_ENABLE {1}] $util_daq2_gt
|
|
||||||
set_property -dict [list CONFIG.RX_NUM_OF_LANES {4}] $util_daq2_gt
|
|
||||||
set_property -dict [list CONFIG.TX_ENABLE {1}] $util_daq2_gt
|
|
||||||
set_property -dict [list CONFIG.TX_NUM_OF_LANES {4}] $util_daq2_gt
|
|
||||||
|
|
||||||
# connections (gt)
|
|
||||||
|
|
||||||
ad_connect util_daq2_gt/qpll_ref_clk rx_ref_clk
|
|
||||||
ad_connect util_daq2_gt/cpll_ref_clk tx_ref_clk
|
|
||||||
|
|
||||||
ad_connect axi_daq2_gt/gt_qpll_0 util_daq2_gt/gt_qpll_0
|
|
||||||
ad_connect axi_daq2_gt/gt_pll_0 util_daq2_gt/gt_pll_0
|
|
||||||
ad_connect axi_daq2_gt/gt_pll_1 util_daq2_gt/gt_pll_1
|
|
||||||
ad_connect axi_daq2_gt/gt_pll_2 util_daq2_gt/gt_pll_2
|
|
||||||
ad_connect axi_daq2_gt/gt_pll_3 util_daq2_gt/gt_pll_3
|
|
||||||
ad_connect axi_daq2_gt/gt_rx_0 util_daq2_gt/gt_rx_0
|
|
||||||
ad_connect axi_daq2_gt/gt_rx_1 util_daq2_gt/gt_rx_1
|
|
||||||
ad_connect axi_daq2_gt/gt_rx_2 util_daq2_gt/gt_rx_2
|
|
||||||
ad_connect axi_daq2_gt/gt_rx_3 util_daq2_gt/gt_rx_3
|
|
||||||
ad_connect axi_daq2_gt/gt_rx_ip_0 axi_ad9680_jesd/gt0_rx
|
|
||||||
ad_connect axi_daq2_gt/gt_rx_ip_1 axi_ad9680_jesd/gt1_rx
|
|
||||||
ad_connect axi_daq2_gt/gt_rx_ip_2 axi_ad9680_jesd/gt2_rx
|
|
||||||
ad_connect axi_daq2_gt/gt_rx_ip_3 axi_ad9680_jesd/gt3_rx
|
|
||||||
ad_connect axi_daq2_gt/rx_gt_comma_align_enb_0 axi_ad9680_jesd/rxencommaalign_out
|
|
||||||
ad_connect axi_daq2_gt/rx_gt_comma_align_enb_1 axi_ad9680_jesd/rxencommaalign_out
|
|
||||||
ad_connect axi_daq2_gt/rx_gt_comma_align_enb_2 axi_ad9680_jesd/rxencommaalign_out
|
|
||||||
ad_connect axi_daq2_gt/rx_gt_comma_align_enb_3 axi_ad9680_jesd/rxencommaalign_out
|
|
||||||
ad_connect axi_daq2_gt/gt_tx_0 util_daq2_gt/gt_tx_0
|
|
||||||
ad_connect axi_daq2_gt/gt_tx_1 util_daq2_gt/gt_tx_1
|
|
||||||
ad_connect axi_daq2_gt/gt_tx_2 util_daq2_gt/gt_tx_2
|
|
||||||
ad_connect axi_daq2_gt/gt_tx_3 util_daq2_gt/gt_tx_3
|
|
||||||
ad_connect axi_daq2_gt/gt_tx_ip_0 axi_ad9144_jesd/gt0_tx
|
|
||||||
ad_connect axi_daq2_gt/gt_tx_ip_1 axi_ad9144_jesd/gt1_tx
|
|
||||||
ad_connect axi_daq2_gt/gt_tx_ip_2 axi_ad9144_jesd/gt2_tx
|
|
||||||
ad_connect axi_daq2_gt/gt_tx_ip_3 axi_ad9144_jesd/gt3_tx
|
|
||||||
|
|
||||||
# connections (dac)
|
# connections (dac)
|
||||||
|
|
||||||
ad_connect util_daq2_gt/tx_sysref tx_sysref
|
ad_connect axi_ad9144_xcvr/up_cm_0 util_daq2_xcvr/up_cm_0
|
||||||
ad_connect util_daq2_gt/tx_p tx_data_p
|
ad_connect axi_ad9144_xcvr/up_ch_0 util_daq2_xcvr/up_tx_0
|
||||||
ad_connect util_daq2_gt/tx_n tx_data_n
|
ad_connect axi_ad9144_xcvr/up_ch_1 util_daq2_xcvr/up_tx_1
|
||||||
ad_connect util_daq2_gt/tx_sync tx_sync
|
ad_connect axi_ad9144_xcvr/up_ch_2 util_daq2_xcvr/up_tx_2
|
||||||
ad_connect util_daq2_gt/tx_out_clk util_daq2_gt/tx_clk
|
ad_connect axi_ad9144_xcvr/up_ch_3 util_daq2_xcvr/up_tx_3
|
||||||
ad_connect util_daq2_gt/tx_out_clk axi_ad9144_jesd/tx_core_clk
|
ad_connect axi_ad9144_jesd/gt0_tx util_daq2_xcvr/tx_0
|
||||||
ad_connect util_daq2_gt/tx_ip_rst axi_ad9144_jesd/tx_reset
|
ad_connect axi_ad9144_jesd/gt3_tx util_daq2_xcvr/tx_1
|
||||||
ad_connect util_daq2_gt/tx_ip_rst_done axi_ad9144_jesd/tx_reset_done
|
ad_connect axi_ad9144_jesd/gt1_tx util_daq2_xcvr/tx_2
|
||||||
ad_connect util_daq2_gt/tx_ip_sysref axi_ad9144_jesd/tx_sysref
|
ad_connect axi_ad9144_jesd/gt2_tx util_daq2_xcvr/tx_3
|
||||||
ad_connect util_daq2_gt/tx_ip_sync axi_ad9144_jesd/tx_sync
|
ad_connect util_daq2_xcvr/tx_out_clk_0 util_daq2_xcvr/tx_clk_0
|
||||||
ad_connect util_daq2_gt/tx_ip_data axi_ad9144_jesd/tx_tdata
|
ad_connect util_daq2_xcvr/tx_out_clk_0 util_daq2_xcvr/tx_clk_1
|
||||||
ad_connect util_daq2_gt/tx_out_clk axi_ad9144_core/tx_clk
|
ad_connect util_daq2_xcvr/tx_out_clk_0 util_daq2_xcvr/tx_clk_2
|
||||||
ad_connect util_daq2_gt/tx_data axi_ad9144_core/tx_data
|
ad_connect util_daq2_xcvr/tx_out_clk_0 util_daq2_xcvr/tx_clk_3
|
||||||
ad_connect util_daq2_gt/tx_out_clk axi_ad9144_upack/dac_clk
|
ad_connect util_daq2_xcvr/tx_out_clk_0 axi_ad9144_jesd/tx_core_clk
|
||||||
|
ad_connect util_daq2_xcvr/tx_out_clk_0 sys_ad9144_rstgen/slowest_sync_clk
|
||||||
|
ad_connect sys_cpu_resetn sys_ad9144_rstgen/ext_reset_in
|
||||||
|
ad_connect tx_sysref axi_ad9144_jesd/tx_sysref
|
||||||
|
ad_connect tx_sync axi_ad9144_jesd/tx_sync
|
||||||
|
ad_connect sys_ad9144_rstgen/peripheral_reset axi_ad9144_jesd/tx_reset
|
||||||
|
ad_connect axi_ad9144_xcvr/up_status axi_ad9144_jesd/tx_reset_done
|
||||||
|
ad_connect util_daq2_xcvr/tx_out_clk_0 axi_ad9144_core/tx_clk
|
||||||
|
ad_connect axi_ad9144_jesd/tx_tdata axi_ad9144_core/tx_data
|
||||||
|
ad_connect util_daq2_xcvr/tx_out_clk_0 axi_ad9144_upack/dac_clk
|
||||||
ad_connect axi_ad9144_core/dac_enable_0 axi_ad9144_upack/dac_enable_0
|
ad_connect axi_ad9144_core/dac_enable_0 axi_ad9144_upack/dac_enable_0
|
||||||
ad_connect axi_ad9144_core/dac_ddata_0 axi_ad9144_upack/dac_data_0
|
ad_connect axi_ad9144_core/dac_ddata_0 axi_ad9144_upack/dac_data_0
|
||||||
ad_connect axi_ad9144_core/dac_valid_0 axi_ad9144_upack/dac_valid_0
|
ad_connect axi_ad9144_core/dac_valid_0 axi_ad9144_upack/dac_valid_0
|
||||||
ad_connect axi_ad9144_core/dac_enable_1 axi_ad9144_upack/dac_enable_1
|
ad_connect axi_ad9144_core/dac_enable_1 axi_ad9144_upack/dac_enable_1
|
||||||
ad_connect axi_ad9144_core/dac_ddata_1 axi_ad9144_upack/dac_data_1
|
ad_connect axi_ad9144_core/dac_ddata_1 axi_ad9144_upack/dac_data_1
|
||||||
ad_connect axi_ad9144_core/dac_valid_1 axi_ad9144_upack/dac_valid_1
|
ad_connect axi_ad9144_core/dac_valid_1 axi_ad9144_upack/dac_valid_1
|
||||||
ad_connect util_daq2_gt/tx_out_clk axi_ad9144_fifo/dac_clk
|
ad_connect util_daq2_xcvr/tx_out_clk_0 axi_ad9144_fifo/dac_clk
|
||||||
ad_connect axi_ad9144_upack/dac_valid axi_ad9144_fifo/dac_valid
|
ad_connect axi_ad9144_upack/dac_valid axi_ad9144_fifo/dac_valid
|
||||||
ad_connect axi_ad9144_upack/dac_data axi_ad9144_fifo/dac_data
|
ad_connect axi_ad9144_upack/dac_data axi_ad9144_fifo/dac_data
|
||||||
ad_connect axi_ad9144_upack/dma_xfer_in axi_ad9144_fifo/dac_xfer_out
|
ad_connect axi_ad9144_upack/dma_xfer_in axi_ad9144_fifo/dac_xfer_out
|
||||||
|
@ -152,33 +142,61 @@ ad_connect axi_ad9144_fifo/dma_ready axi_ad9144_dma/m_axis_ready
|
||||||
ad_connect axi_ad9144_fifo/dma_data axi_ad9144_dma/m_axis_data
|
ad_connect axi_ad9144_fifo/dma_data axi_ad9144_dma/m_axis_data
|
||||||
ad_connect axi_ad9144_fifo/dma_valid axi_ad9144_dma/m_axis_valid
|
ad_connect axi_ad9144_fifo/dma_valid axi_ad9144_dma/m_axis_valid
|
||||||
ad_connect axi_ad9144_fifo/dma_xfer_last axi_ad9144_dma/m_axis_last
|
ad_connect axi_ad9144_fifo/dma_xfer_last axi_ad9144_dma/m_axis_last
|
||||||
|
ad_connect util_daq2_xcvr/cpll_ref_clk_0 tx_ref_clk
|
||||||
|
ad_connect util_daq2_xcvr/cpll_ref_clk_1 tx_ref_clk
|
||||||
|
ad_connect util_daq2_xcvr/cpll_ref_clk_2 tx_ref_clk
|
||||||
|
ad_connect util_daq2_xcvr/cpll_ref_clk_3 tx_ref_clk
|
||||||
|
ad_connect util_daq2_xcvr/tx_0_p tx_data_0_p
|
||||||
|
ad_connect util_daq2_xcvr/tx_0_n tx_data_0_n
|
||||||
|
ad_connect util_daq2_xcvr/tx_1_p tx_data_1_p
|
||||||
|
ad_connect util_daq2_xcvr/tx_1_n tx_data_1_n
|
||||||
|
ad_connect util_daq2_xcvr/tx_2_p tx_data_2_p
|
||||||
|
ad_connect util_daq2_xcvr/tx_2_n tx_data_2_n
|
||||||
|
ad_connect util_daq2_xcvr/tx_3_p tx_data_3_p
|
||||||
|
ad_connect util_daq2_xcvr/tx_3_n tx_data_3_n
|
||||||
|
|
||||||
# connections (adc)
|
# connections (adc)
|
||||||
|
|
||||||
ad_connect util_daq2_gt/rx_sysref rx_sysref
|
ad_connect axi_ad9680_xcvr/up_es_0 util_daq2_xcvr/up_es_0
|
||||||
ad_connect util_daq2_gt/rx_p rx_data_p
|
ad_connect axi_ad9680_xcvr/up_es_1 util_daq2_xcvr/up_es_1
|
||||||
ad_connect util_daq2_gt/rx_n rx_data_n
|
ad_connect axi_ad9680_xcvr/up_es_2 util_daq2_xcvr/up_es_2
|
||||||
ad_connect util_daq2_gt/rx_sync rx_sync
|
ad_connect axi_ad9680_xcvr/up_es_3 util_daq2_xcvr/up_es_3
|
||||||
ad_connect util_daq2_gt/rx_out_clk util_daq2_gt/rx_clk
|
ad_connect axi_ad9680_xcvr/up_ch_0 util_daq2_xcvr/up_rx_0
|
||||||
ad_connect util_daq2_gt/rx_out_clk axi_ad9680_jesd/rx_core_clk
|
ad_connect axi_ad9680_xcvr/up_ch_1 util_daq2_xcvr/up_rx_1
|
||||||
ad_connect util_daq2_gt/rx_ip_rst axi_ad9680_jesd/rx_reset
|
ad_connect axi_ad9680_xcvr/up_ch_2 util_daq2_xcvr/up_rx_2
|
||||||
ad_connect util_daq2_gt/rx_ip_rst_done axi_ad9680_jesd/rx_reset_done
|
ad_connect axi_ad9680_xcvr/up_ch_3 util_daq2_xcvr/up_rx_3
|
||||||
ad_connect util_daq2_gt/rx_ip_sysref axi_ad9680_jesd/rx_sysref
|
ad_connect axi_ad9680_jesd/gt0_rx util_daq2_xcvr/rx_0
|
||||||
ad_connect util_daq2_gt/rx_ip_sync axi_ad9680_jesd/rx_sync
|
ad_connect axi_ad9680_jesd/gt1_rx util_daq2_xcvr/rx_1
|
||||||
ad_connect util_daq2_gt/rx_ip_sof axi_ad9680_jesd/rx_start_of_frame
|
ad_connect axi_ad9680_jesd/gt2_rx util_daq2_xcvr/rx_2
|
||||||
ad_connect util_daq2_gt/rx_ip_data axi_ad9680_jesd/rx_tdata
|
ad_connect axi_ad9680_jesd/gt3_rx util_daq2_xcvr/rx_3
|
||||||
ad_connect util_daq2_gt/rx_out_clk axi_ad9680_core/rx_clk
|
ad_connect axi_ad9680_jesd/rxencommaalign_out util_daq2_xcvr/rx_calign_0
|
||||||
ad_connect util_daq2_gt/rx_data axi_ad9680_core/rx_data
|
ad_connect axi_ad9680_jesd/rxencommaalign_out util_daq2_xcvr/rx_calign_1
|
||||||
ad_connect util_daq2_gt/rx_out_clk axi_ad9680_cpack/adc_clk
|
ad_connect axi_ad9680_jesd/rxencommaalign_out util_daq2_xcvr/rx_calign_2
|
||||||
ad_connect util_daq2_gt/rx_rst axi_ad9680_cpack/adc_rst
|
ad_connect axi_ad9680_jesd/rxencommaalign_out util_daq2_xcvr/rx_calign_3
|
||||||
|
ad_connect util_daq2_xcvr/rx_out_clk_0 util_daq2_xcvr/rx_clk_0
|
||||||
|
ad_connect util_daq2_xcvr/rx_out_clk_0 util_daq2_xcvr/rx_clk_1
|
||||||
|
ad_connect util_daq2_xcvr/rx_out_clk_0 util_daq2_xcvr/rx_clk_2
|
||||||
|
ad_connect util_daq2_xcvr/rx_out_clk_0 util_daq2_xcvr/rx_clk_3
|
||||||
|
ad_connect util_daq2_xcvr/rx_out_clk_0 axi_ad9680_jesd/rx_core_clk
|
||||||
|
ad_connect util_daq2_xcvr/tx_out_clk_0 sys_ad9680_rstgen/slowest_sync_clk
|
||||||
|
ad_connect sys_cpu_resetn sys_ad9680_rstgen/ext_reset_in
|
||||||
|
ad_connect rx_sysref axi_ad9680_jesd/rx_sysref
|
||||||
|
ad_connect rx_sync axi_ad9680_jesd/rx_sync
|
||||||
|
ad_connect sys_ad9680_rstgen/peripheral_reset axi_ad9680_jesd/rx_reset
|
||||||
|
ad_connect axi_ad9680_xcvr/up_status axi_ad9680_jesd/rx_reset_done
|
||||||
|
ad_connect util_daq2_xcvr/rx_out_clk_0 axi_ad9680_core/rx_clk
|
||||||
|
ad_connect axi_ad9680_jesd/rx_start_of_frame axi_ad9680_core/rx_sof
|
||||||
|
ad_connect axi_ad9680_jesd/rx_tdata axi_ad9680_core/rx_data
|
||||||
|
ad_connect util_daq2_xcvr/rx_out_clk_0 axi_ad9680_cpack/adc_clk
|
||||||
|
ad_connect sys_ad9680_rstgen/peripheral_reset axi_ad9680_cpack/adc_rst
|
||||||
ad_connect axi_ad9680_core/adc_enable_0 axi_ad9680_cpack/adc_enable_0
|
ad_connect axi_ad9680_core/adc_enable_0 axi_ad9680_cpack/adc_enable_0
|
||||||
ad_connect axi_ad9680_core/adc_valid_0 axi_ad9680_cpack/adc_valid_0
|
ad_connect axi_ad9680_core/adc_valid_0 axi_ad9680_cpack/adc_valid_0
|
||||||
ad_connect axi_ad9680_core/adc_data_0 axi_ad9680_cpack/adc_data_0
|
ad_connect axi_ad9680_core/adc_data_0 axi_ad9680_cpack/adc_data_0
|
||||||
ad_connect axi_ad9680_core/adc_enable_1 axi_ad9680_cpack/adc_enable_1
|
ad_connect axi_ad9680_core/adc_enable_1 axi_ad9680_cpack/adc_enable_1
|
||||||
ad_connect axi_ad9680_core/adc_valid_1 axi_ad9680_cpack/adc_valid_1
|
ad_connect axi_ad9680_core/adc_valid_1 axi_ad9680_cpack/adc_valid_1
|
||||||
ad_connect axi_ad9680_core/adc_data_1 axi_ad9680_cpack/adc_data_1
|
ad_connect axi_ad9680_core/adc_data_1 axi_ad9680_cpack/adc_data_1
|
||||||
ad_connect util_daq2_gt/rx_out_clk axi_ad9680_fifo/adc_clk
|
ad_connect util_daq2_xcvr/rx_out_clk_0 axi_ad9680_fifo/adc_clk
|
||||||
ad_connect util_daq2_gt/rx_rst axi_ad9680_fifo/adc_rst
|
ad_connect sys_ad9680_rstgen/peripheral_reset axi_ad9680_fifo/adc_rst
|
||||||
ad_connect axi_ad9680_cpack/adc_valid axi_ad9680_fifo/adc_wr
|
ad_connect axi_ad9680_cpack/adc_valid axi_ad9680_fifo/adc_wr
|
||||||
ad_connect axi_ad9680_cpack/adc_data axi_ad9680_fifo/adc_wdata
|
ad_connect axi_ad9680_cpack/adc_data axi_ad9680_fifo/adc_wdata
|
||||||
ad_connect sys_cpu_clk axi_ad9680_fifo/dma_clk
|
ad_connect sys_cpu_clk axi_ad9680_fifo/dma_clk
|
||||||
|
@ -189,13 +207,23 @@ ad_connect axi_ad9680_fifo/dma_wdata axi_ad9680_dma/s_axis_data
|
||||||
ad_connect axi_ad9680_fifo/dma_wready axi_ad9680_dma/s_axis_ready
|
ad_connect axi_ad9680_fifo/dma_wready axi_ad9680_dma/s_axis_ready
|
||||||
ad_connect axi_ad9680_fifo/dma_xfer_req axi_ad9680_dma/s_axis_xfer_req
|
ad_connect axi_ad9680_fifo/dma_xfer_req axi_ad9680_dma/s_axis_xfer_req
|
||||||
ad_connect axi_ad9680_core/adc_dovf axi_ad9680_fifo/adc_wovf
|
ad_connect axi_ad9680_core/adc_dovf axi_ad9680_fifo/adc_wovf
|
||||||
|
ad_connect util_daq2_xcvr/qpll_ref_clk_0 rx_ref_clk
|
||||||
|
ad_connect util_daq2_xcvr/rx_0_p rx_data_0_p
|
||||||
|
ad_connect util_daq2_xcvr/rx_0_n rx_data_0_n
|
||||||
|
ad_connect util_daq2_xcvr/rx_1_p rx_data_1_p
|
||||||
|
ad_connect util_daq2_xcvr/rx_1_n rx_data_1_n
|
||||||
|
ad_connect util_daq2_xcvr/rx_2_p rx_data_2_p
|
||||||
|
ad_connect util_daq2_xcvr/rx_2_n rx_data_2_n
|
||||||
|
ad_connect util_daq2_xcvr/rx_3_p rx_data_3_p
|
||||||
|
ad_connect util_daq2_xcvr/rx_3_n rx_data_3_n
|
||||||
|
|
||||||
# interconnect (cpu)
|
# interconnect (cpu)
|
||||||
|
|
||||||
ad_cpu_interconnect 0x44A60000 axi_daq2_gt
|
ad_cpu_interconnect 0x44A60000 axi_ad9144_xcvr
|
||||||
ad_cpu_interconnect 0x44A00000 axi_ad9144_core
|
ad_cpu_interconnect 0x44A00000 axi_ad9144_core
|
||||||
ad_cpu_interconnect 0x44A90000 axi_ad9144_jesd
|
ad_cpu_interconnect 0x44A90000 axi_ad9144_jesd
|
||||||
ad_cpu_interconnect 0x7c420000 axi_ad9144_dma
|
ad_cpu_interconnect 0x7c420000 axi_ad9144_dma
|
||||||
|
ad_cpu_interconnect 0x44A70000 axi_ad9680_xcvr
|
||||||
ad_cpu_interconnect 0x44A10000 axi_ad9680_core
|
ad_cpu_interconnect 0x44A10000 axi_ad9680_core
|
||||||
ad_cpu_interconnect 0x44A91000 axi_ad9680_jesd
|
ad_cpu_interconnect 0x44A91000 axi_ad9680_jesd
|
||||||
ad_cpu_interconnect 0x7c400000 axi_ad9680_dma
|
ad_cpu_interconnect 0x7c400000 axi_ad9680_dma
|
||||||
|
@ -203,7 +231,7 @@ ad_cpu_interconnect 0x7c400000 axi_ad9680_dma
|
||||||
# gt uses hp3, and 100MHz clock for both DRP and AXI4
|
# gt uses hp3, and 100MHz clock for both DRP and AXI4
|
||||||
|
|
||||||
ad_mem_hp3_interconnect sys_cpu_clk sys_ps7/S_AXI_HP3
|
ad_mem_hp3_interconnect sys_cpu_clk sys_ps7/S_AXI_HP3
|
||||||
ad_mem_hp3_interconnect sys_cpu_clk axi_daq2_gt/m_axi
|
ad_mem_hp3_interconnect sys_cpu_clk axi_ad9680_xcvr/m_axi
|
||||||
|
|
||||||
# interconnect (mem/dac)
|
# interconnect (mem/dac)
|
||||||
|
|
||||||
|
@ -219,5 +247,5 @@ ad_cpu_interrupt ps-13 mb-12 axi_ad9680_dma/irq
|
||||||
|
|
||||||
ad_connect axi_ad9144_core/dac_ddata_2 GND
|
ad_connect axi_ad9144_core/dac_ddata_2 GND
|
||||||
ad_connect axi_ad9144_core/dac_ddata_3 GND
|
ad_connect axi_ad9144_core/dac_ddata_3 GND
|
||||||
|
ad_connect axi_ad9144_fifo/dac_fifo_bypass GND
|
||||||
|
|
||||||
|
|
|
@ -56,6 +56,6 @@ set_property -dict {PACKAGE_PIN AJ24 IOSTANDARD LVDS_25 DIFF_TERM TRUE} [get_
|
||||||
|
|
||||||
create_clock -name tx_ref_clk -period 2.00 [get_ports tx_ref_clk_p]
|
create_clock -name tx_ref_clk -period 2.00 [get_ports tx_ref_clk_p]
|
||||||
create_clock -name rx_ref_clk -period 2.00 [get_ports rx_ref_clk_p]
|
create_clock -name rx_ref_clk -period 2.00 [get_ports rx_ref_clk_p]
|
||||||
create_clock -name tx_div_clk -period 4.00 [get_pins i_system_wrapper/system_i/axi_daq2_gt/inst/g_lane_1[0].i_channel/i_gt/i_gtxe2_channel/TXOUTCLK]
|
create_clock -name tx_div_clk -period 4.00 [get_pins i_system_wrapper/system_i/util_daq2_xcvr/inst/i_xch_0/i_gtxe2_channel/TXOUTCLK]
|
||||||
create_clock -name rx_div_clk -period 4.00 [get_pins i_system_wrapper/system_i/axi_daq2_gt/inst/g_lane_1[0].i_channel/i_gt/i_gtxe2_channel/RXOUTCLK]
|
create_clock -name rx_div_clk -period 4.00 [get_pins i_system_wrapper/system_i/util_daq2_xcvr/inst/i_xch_0/i_gtxe2_channel/RXOUTCLK]
|
||||||
|
|
||||||
|
|
|
@ -34,8 +34,6 @@
|
||||||
// THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
// THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
||||||
// ***************************************************************************
|
// ***************************************************************************
|
||||||
// ***************************************************************************
|
// ***************************************************************************
|
||||||
// ***************************************************************************
|
|
||||||
// ***************************************************************************
|
|
||||||
|
|
||||||
`timescale 1ns/100ps
|
`timescale 1ns/100ps
|
||||||
|
|
||||||
|
@ -386,8 +384,14 @@ module system_top (
|
||||||
.ps_intr_09 (1'b0),
|
.ps_intr_09 (1'b0),
|
||||||
.ps_intr_10 (1'b0),
|
.ps_intr_10 (1'b0),
|
||||||
.ps_intr_11 (1'b0),
|
.ps_intr_11 (1'b0),
|
||||||
.rx_data_n (rx_data_n),
|
.rx_data_0_n (rx_data_n[0]),
|
||||||
.rx_data_p (rx_data_p),
|
.rx_data_0_p (rx_data_p[0]),
|
||||||
|
.rx_data_1_n (rx_data_n[1]),
|
||||||
|
.rx_data_1_p (rx_data_p[1]),
|
||||||
|
.rx_data_2_n (rx_data_n[2]),
|
||||||
|
.rx_data_2_p (rx_data_p[2]),
|
||||||
|
.rx_data_3_n (rx_data_n[3]),
|
||||||
|
.rx_data_3_p (rx_data_p[3]),
|
||||||
.rx_ref_clk (rx_ref_clk),
|
.rx_ref_clk (rx_ref_clk),
|
||||||
.rx_sync (rx_sync),
|
.rx_sync (rx_sync),
|
||||||
.rx_sysref (rx_sysref),
|
.rx_sysref (rx_sysref),
|
||||||
|
@ -413,8 +417,14 @@ module system_top (
|
||||||
.sys_clk_clk_n (sys_clk_n),
|
.sys_clk_clk_n (sys_clk_n),
|
||||||
.sys_clk_clk_p (sys_clk_p),
|
.sys_clk_clk_p (sys_clk_p),
|
||||||
.sys_rst (sys_rst),
|
.sys_rst (sys_rst),
|
||||||
.tx_data_n (tx_data_n),
|
.tx_data_0_n (tx_data_n[0]),
|
||||||
.tx_data_p (tx_data_p),
|
.tx_data_0_p (tx_data_p[0]),
|
||||||
|
.tx_data_1_n (tx_data_n[1]),
|
||||||
|
.tx_data_1_p (tx_data_p[1]),
|
||||||
|
.tx_data_2_n (tx_data_n[2]),
|
||||||
|
.tx_data_2_p (tx_data_p[2]),
|
||||||
|
.tx_data_3_n (tx_data_n[3]),
|
||||||
|
.tx_data_3_p (tx_data_p[3]),
|
||||||
.tx_ref_clk (tx_ref_clk),
|
.tx_ref_clk (tx_ref_clk),
|
||||||
.tx_sync (tx_sync),
|
.tx_sync (tx_sync),
|
||||||
.tx_sysref (tx_sysref));
|
.tx_sysref (tx_sysref));
|
||||||
|
|
Loading…
Reference in New Issue