2014-08-22 15:24:24 +00:00
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
# ad9250
|
2014-08-22 15:24:24 +00:00
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
set spi_csn_o [create_bd_port -dir O spi_csn_o]
|
|
|
|
set spi_csn_i [create_bd_port -dir I spi_csn_i]
|
2014-08-22 15:24:24 +00:00
|
|
|
set spi_clk_i [create_bd_port -dir I spi_clk_i]
|
|
|
|
set spi_clk_o [create_bd_port -dir O spi_clk_o]
|
|
|
|
set spi_sdo_i [create_bd_port -dir I spi_sdo_i]
|
|
|
|
set spi_sdo_o [create_bd_port -dir O spi_sdo_o]
|
|
|
|
set spi_sdi_i [create_bd_port -dir I spi_sdi_i]
|
|
|
|
|
|
|
|
set rx_ref_clk [create_bd_port -dir I rx_ref_clk]
|
|
|
|
set rx_sync [create_bd_port -dir O rx_sync]
|
|
|
|
set rx_sysref [create_bd_port -dir O rx_sysref]
|
2014-08-25 18:28:57 +00:00
|
|
|
set rx_data_p [create_bd_port -dir I -from 3 -to 0 rx_data_p]
|
|
|
|
set rx_data_n [create_bd_port -dir I -from 3 -to 0 rx_data_n]
|
|
|
|
|
|
|
|
set rx_gt_data [create_bd_port -dir O -from 127 -to 0 rx_gt_data]
|
|
|
|
set rx_gt_data_0 [create_bd_port -dir I -from 63 -to 0 rx_gt_data_0]
|
|
|
|
set rx_gt_data_1 [create_bd_port -dir I -from 63 -to 0 rx_gt_data_1]
|
|
|
|
|
|
|
|
set adc_clk [create_bd_port -dir O adc_clk]
|
|
|
|
set adc_0_enable_a [create_bd_port -dir O adc_0_enable_a]
|
|
|
|
set adc_0_valid_a [create_bd_port -dir O adc_0_valid_a]
|
|
|
|
set adc_0_data_a [create_bd_port -dir O -from 31 -to 0 adc_0_data_a]
|
|
|
|
set adc_0_enable_b [create_bd_port -dir O adc_0_enable_b]
|
|
|
|
set adc_0_valid_b [create_bd_port -dir O adc_0_valid_b]
|
|
|
|
set adc_0_data_b [create_bd_port -dir O -from 31 -to 0 adc_0_data_b]
|
|
|
|
set adc_1_enable_a [create_bd_port -dir O adc_1_enable_a]
|
|
|
|
set adc_1_valid_a [create_bd_port -dir O adc_1_valid_a]
|
|
|
|
set adc_1_data_a [create_bd_port -dir O -from 31 -to 0 adc_1_data_a]
|
|
|
|
set adc_1_enable_b [create_bd_port -dir O adc_1_enable_b]
|
|
|
|
set adc_1_valid_b [create_bd_port -dir O adc_1_valid_b]
|
|
|
|
set adc_1_data_b [create_bd_port -dir O -from 31 -to 0 adc_1_data_b]
|
|
|
|
set dma_0_wr [create_bd_port -dir I dma_0_wr]
|
|
|
|
set dma_0_sync [create_bd_port -dir I dma_0_sync]
|
|
|
|
set dma_0_data [create_bd_port -dir I -from 63 -to 0 dma_0_data]
|
|
|
|
set dma_1_wr [create_bd_port -dir I dma_1_wr]
|
|
|
|
set dma_1_sync [create_bd_port -dir I dma_1_sync]
|
|
|
|
set dma_1_data [create_bd_port -dir I -from 63 -to 0 dma_1_data]
|
2014-08-22 15:24:24 +00:00
|
|
|
|
2014-11-03 10:56:58 +00:00
|
|
|
#interrupts
|
|
|
|
set ad9250_0_dma_intr [create_bd_port -dir O ad9250_0_dma_intr]
|
|
|
|
set ad9250_1_dma_intr [create_bd_port -dir O ad9250_1_dma_intr]
|
|
|
|
if { $sys_zynq == 0 } {
|
|
|
|
set ad9250_spi_intr [create_bd_port -dir O ad9250_spi_intr]
|
|
|
|
}
|
|
|
|
|
2014-08-22 15:24:24 +00:00
|
|
|
# adc peripherals
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
set axi_ad9250_0_core [create_bd_cell -type ip -vlnv analog.com:user:axi_ad9250:1.0 axi_ad9250_0_core]
|
|
|
|
set axi_ad9250_1_core [create_bd_cell -type ip -vlnv analog.com:user:axi_ad9250:1.0 axi_ad9250_1_core]
|
|
|
|
|
2014-10-09 15:55:27 +00:00
|
|
|
set axi_ad9250_jesd [create_bd_cell -type ip -vlnv xilinx.com:ip:jesd204:5.2 axi_ad9250_jesd]
|
2014-08-25 18:28:57 +00:00
|
|
|
set_property -dict [list CONFIG.C_NODE_IS_TRANSMIT {0}] $axi_ad9250_jesd
|
|
|
|
set_property -dict [list CONFIG.C_LANES {4}] $axi_ad9250_jesd
|
|
|
|
|
|
|
|
set axi_ad9250_gt [create_bd_cell -type ip -vlnv analog.com:user:axi_jesd_gt:1.0 axi_ad9250_gt]
|
2014-11-21 17:17:29 +00:00
|
|
|
set_property -dict [list CONFIG.PCORE_NUM_OF_RX_LANES {4}] $axi_ad9250_gt
|
2014-08-25 18:28:57 +00:00
|
|
|
set_property -dict [list CONFIG.PCORE_CPLL_FBDIV {2}] $axi_ad9250_gt
|
|
|
|
set_property -dict [list CONFIG.PCORE_RX_OUT_DIV {1}] $axi_ad9250_gt
|
|
|
|
set_property -dict [list CONFIG.PCORE_TX_OUT_DIV {1}] $axi_ad9250_gt
|
|
|
|
set_property -dict [list CONFIG.PCORE_RX_CLK25_DIV {10}] $axi_ad9250_gt
|
|
|
|
set_property -dict [list CONFIG.PCORE_TX_CLK25_DIV {10}] $axi_ad9250_gt
|
|
|
|
set_property -dict [list CONFIG.PCORE_PMA_RSV {0x00018480}] $axi_ad9250_gt
|
|
|
|
set_property -dict [list CONFIG.PCORE_RX_CDR_CFG {0x03000023ff20400020}] $axi_ad9250_gt
|
|
|
|
|
|
|
|
set axi_ad9250_0_dma [create_bd_cell -type ip -vlnv analog.com:user:axi_dmac:1.0 axi_ad9250_0_dma]
|
|
|
|
set_property -dict [list CONFIG.C_DMA_TYPE_SRC {2}] $axi_ad9250_0_dma
|
|
|
|
set_property -dict [list CONFIG.C_DMA_TYPE_DEST {0}] $axi_ad9250_0_dma
|
|
|
|
set_property -dict [list CONFIG.PCORE_ID {0}] $axi_ad9250_0_dma
|
|
|
|
set_property -dict [list CONFIG.C_AXI_SLICE_SRC {0}] $axi_ad9250_0_dma
|
|
|
|
set_property -dict [list CONFIG.C_AXI_SLICE_DEST {0}] $axi_ad9250_0_dma
|
|
|
|
set_property -dict [list CONFIG.C_CLKS_ASYNC_DEST_REQ {1}] $axi_ad9250_0_dma
|
|
|
|
set_property -dict [list CONFIG.C_SYNC_TRANSFER_START {1}] $axi_ad9250_0_dma
|
|
|
|
set_property -dict [list CONFIG.C_DMA_LENGTH_WIDTH {24}] $axi_ad9250_0_dma
|
|
|
|
set_property -dict [list CONFIG.C_2D_TRANSFER {0}] $axi_ad9250_0_dma
|
|
|
|
set_property -dict [list CONFIG.C_CYCLIC {0}] $axi_ad9250_0_dma
|
|
|
|
set_property -dict [list CONFIG.C_DMA_DATA_WIDTH_SRC {64}] $axi_ad9250_0_dma
|
|
|
|
set_property -dict [list CONFIG.C_DMA_DATA_WIDTH_DEST {64}] $axi_ad9250_0_dma
|
|
|
|
|
|
|
|
set axi_ad9250_1_dma [create_bd_cell -type ip -vlnv analog.com:user:axi_dmac:1.0 axi_ad9250_1_dma]
|
|
|
|
set_property -dict [list CONFIG.C_DMA_TYPE_SRC {2}] $axi_ad9250_1_dma
|
|
|
|
set_property -dict [list CONFIG.C_DMA_TYPE_DEST {0}] $axi_ad9250_1_dma
|
|
|
|
set_property -dict [list CONFIG.PCORE_ID {0}] $axi_ad9250_1_dma
|
|
|
|
set_property -dict [list CONFIG.C_AXI_SLICE_SRC {0}] $axi_ad9250_1_dma
|
|
|
|
set_property -dict [list CONFIG.C_AXI_SLICE_DEST {0}] $axi_ad9250_1_dma
|
|
|
|
set_property -dict [list CONFIG.C_CLKS_ASYNC_DEST_REQ {1}] $axi_ad9250_1_dma
|
|
|
|
set_property -dict [list CONFIG.C_SYNC_TRANSFER_START {1}] $axi_ad9250_1_dma
|
|
|
|
set_property -dict [list CONFIG.C_DMA_LENGTH_WIDTH {24}] $axi_ad9250_1_dma
|
|
|
|
set_property -dict [list CONFIG.C_2D_TRANSFER {0}] $axi_ad9250_1_dma
|
|
|
|
set_property -dict [list CONFIG.C_CYCLIC {0}] $axi_ad9250_1_dma
|
|
|
|
set_property -dict [list CONFIG.C_DMA_DATA_WIDTH_SRC {64}] $axi_ad9250_1_dma
|
|
|
|
set_property -dict [list CONFIG.C_DMA_DATA_WIDTH_DEST {64}] $axi_ad9250_1_dma
|
2014-08-22 15:24:24 +00:00
|
|
|
|
|
|
|
if {$sys_zynq == 1} {
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
set axi_ad9250_gt_interconnect [create_bd_cell -type ip -vlnv xilinx.com:ip:axi_interconnect:2.1 axi_ad9250_gt_interconnect]
|
|
|
|
set_property -dict [list CONFIG.NUM_MI {1}] $axi_ad9250_gt_interconnect
|
2014-08-22 15:24:24 +00:00
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
set axi_ad9250_dma_interconnect [create_bd_cell -type ip -vlnv xilinx.com:ip:axi_interconnect:2.1 axi_ad9250_dma_interconnect]
|
|
|
|
set_property -dict [list CONFIG.NUM_MI {1}] $axi_ad9250_dma_interconnect
|
|
|
|
set_property -dict [list CONFIG.NUM_SI {2}] $axi_ad9250_dma_interconnect
|
2014-08-22 15:24:24 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
# spi
|
|
|
|
|
|
|
|
if {$sys_zynq == 0} {
|
|
|
|
|
2014-10-09 15:55:27 +00:00
|
|
|
set axi_ad9250_spi [create_bd_cell -type ip -vlnv xilinx.com:ip:axi_quad_spi:3.2 axi_ad9250_spi]
|
2014-08-25 18:28:57 +00:00
|
|
|
set_property -dict [list CONFIG.C_USE_STARTUP {0}] $axi_ad9250_spi
|
|
|
|
set_property -dict [list CONFIG.C_NUM_SS_BITS {1}] $axi_ad9250_spi
|
|
|
|
set_property -dict [list CONFIG.C_SCK_RATIO {8}] $axi_ad9250_spi
|
2014-08-22 15:24:24 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
# additions to default configuration
|
|
|
|
|
|
|
|
if {$sys_zynq == 1} {
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
set_property -dict [list CONFIG.NUM_MI {13}] $axi_cpu_interconnect
|
2014-08-22 15:24:24 +00:00
|
|
|
set_property -dict [list CONFIG.PCW_USE_S_AXI_HP2 {1}] $sys_ps7
|
|
|
|
set_property -dict [list CONFIG.PCW_USE_S_AXI_HP3 {1}] $sys_ps7
|
|
|
|
set_property -dict [list CONFIG.PCW_EN_CLK2_PORT {1}] $sys_ps7
|
|
|
|
set_property -dict [list CONFIG.PCW_EN_RST2_PORT {1}] $sys_ps7
|
|
|
|
set_property -dict [list CONFIG.PCW_FPGA2_PERIPHERAL_FREQMHZ {200.0}] $sys_ps7
|
2014-10-13 14:51:48 +00:00
|
|
|
set_property -dict [list CONFIG.PCW_GPIO_EMIO_GPIO_IO {15}] $sys_ps7
|
2014-08-22 15:24:24 +00:00
|
|
|
set_property -dict [list CONFIG.PCW_SPI0_PERIPHERAL_ENABLE {1}] $sys_ps7
|
|
|
|
set_property -dict [list CONFIG.PCW_SPI0_SPI0_IO {EMIO}] $sys_ps7
|
|
|
|
|
|
|
|
} else {
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
set_property -dict [list CONFIG.NUM_MI {14}] $axi_cpu_interconnect
|
|
|
|
set_property -dict [list CONFIG.NUM_SI {11}] $axi_mem_interconnect
|
2014-09-01 15:47:01 +00:00
|
|
|
set_property -dict [list CONFIG.NUM_PORTS {6}] $sys_concat_intc
|
2014-08-22 15:24:24 +00:00
|
|
|
|
|
|
|
delete_bd_objs [get_bd_nets sys_concat_intc_din_2]
|
|
|
|
delete_bd_objs [get_bd_ports unc_int2]
|
2014-08-25 18:28:57 +00:00
|
|
|
delete_bd_objs [get_bd_nets sys_concat_intc_din_3]
|
|
|
|
delete_bd_objs [get_bd_ports unc_int3]
|
2014-08-22 15:24:24 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
# connections (spi and gpio)
|
|
|
|
|
|
|
|
if {$sys_zynq == 1 } {
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_net -net spi_csn_o [get_bd_ports spi_csn_o] [get_bd_pins sys_ps7/SPI0_SS_O]
|
2014-08-22 15:24:24 +00:00
|
|
|
connect_bd_net -net spi_csn_i [get_bd_ports spi_csn_i] [get_bd_pins sys_ps7/SPI0_SS_I]
|
|
|
|
connect_bd_net -net spi_clk_i [get_bd_ports spi_clk_i] [get_bd_pins sys_ps7/SPI0_SCLK_I]
|
|
|
|
connect_bd_net -net spi_clk_o [get_bd_ports spi_clk_o] [get_bd_pins sys_ps7/SPI0_SCLK_O]
|
|
|
|
connect_bd_net -net spi_sdo_i [get_bd_ports spi_sdo_i] [get_bd_pins sys_ps7/SPI0_MOSI_I]
|
|
|
|
connect_bd_net -net spi_sdo_o [get_bd_ports spi_sdo_o] [get_bd_pins sys_ps7/SPI0_MOSI_O]
|
|
|
|
connect_bd_net -net spi_sdi_i [get_bd_ports spi_sdi_i] [get_bd_pins sys_ps7/SPI0_MISO_I]
|
|
|
|
|
|
|
|
} else {
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_net -net spi_csn_i [get_bd_ports spi_csn_i] [get_bd_pins axi_ad9250_spi/ss_i]
|
|
|
|
connect_bd_net -net spi_csn_o [get_bd_ports spi_csn_o] [get_bd_pins axi_ad9250_spi/ss_o]
|
|
|
|
connect_bd_net -net spi_clk_i [get_bd_ports spi_clk_i] [get_bd_pins axi_ad9250_spi/sck_i]
|
|
|
|
connect_bd_net -net spi_clk_o [get_bd_ports spi_clk_o] [get_bd_pins axi_ad9250_spi/sck_o]
|
|
|
|
connect_bd_net -net spi_sdo_i [get_bd_ports spi_sdo_i] [get_bd_pins axi_ad9250_spi/io0_i]
|
|
|
|
connect_bd_net -net spi_sdo_o [get_bd_ports spi_sdo_o] [get_bd_pins axi_ad9250_spi/io0_o]
|
|
|
|
connect_bd_net -net spi_sdi_i [get_bd_ports spi_sdi_i] [get_bd_pins axi_ad9250_spi/io1_i]
|
2014-08-22 15:24:24 +00:00
|
|
|
|
2014-11-03 10:56:58 +00:00
|
|
|
connect_bd_net -net axi_ad9250_spi_irq [get_bd_pins axi_ad9250_spi/ip2intc_irpt] [get_bd_ports ad9250_spi_intr]
|
2014-08-22 15:24:24 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
# connections (gt)
|
|
|
|
|
2014-09-01 15:45:20 +00:00
|
|
|
connect_bd_net -net axi_ad9250_gt_ref_clk_c [get_bd_pins axi_ad9250_gt/ref_clk_c] [get_bd_ports rx_ref_clk]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_data_p [get_bd_pins axi_ad9250_gt/rx_data_p] [get_bd_ports rx_data_p]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_data_n [get_bd_pins axi_ad9250_gt/rx_data_n] [get_bd_ports rx_data_n]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_sync [get_bd_pins axi_ad9250_gt/rx_sync] [get_bd_ports rx_sync]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_sysref [get_bd_pins axi_ad9250_gt/rx_sysref] [get_bd_ports rx_sysref]
|
2014-08-22 15:24:24 +00:00
|
|
|
|
|
|
|
# connections (adc)
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_clk [get_bd_pins axi_ad9250_gt/rx_clk_g]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_clk [get_bd_pins axi_ad9250_gt/rx_clk]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_clk [get_bd_pins axi_ad9250_0_core/rx_clk]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_clk [get_bd_pins axi_ad9250_1_core/rx_clk]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_clk [get_bd_pins axi_ad9250_jesd/rx_core_clk]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_clk [get_bd_ports adc_clk]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_rst [get_bd_pins axi_ad9250_gt/rx_rst]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_rst [get_bd_pins axi_ad9250_jesd/rx_reset]
|
|
|
|
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_sysref [get_bd_pins axi_ad9250_jesd/rx_sysref]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_gt_charisk [get_bd_pins axi_ad9250_gt/rx_gt_charisk] [get_bd_pins axi_ad9250_jesd/gt_rxcharisk_in]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_gt_disperr [get_bd_pins axi_ad9250_gt/rx_gt_disperr] [get_bd_pins axi_ad9250_jesd/gt_rxdisperr_in]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_gt_notintable [get_bd_pins axi_ad9250_gt/rx_gt_notintable] [get_bd_pins axi_ad9250_jesd/gt_rxnotintable_in]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_gt_data [get_bd_pins axi_ad9250_gt/rx_gt_data] [get_bd_pins axi_ad9250_jesd/gt_rxdata_in]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_rst_done [get_bd_pins axi_ad9250_gt/rx_rst_done] [get_bd_pins axi_ad9250_jesd/rx_reset_done]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_ip_comma_align [get_bd_pins axi_ad9250_gt/rx_ip_comma_align] [get_bd_pins axi_ad9250_jesd/rxencommaalign_out]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_ip_sync [get_bd_pins axi_ad9250_gt/rx_ip_sync] [get_bd_pins axi_ad9250_jesd/rx_sync]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_ip_sof [get_bd_pins axi_ad9250_gt/rx_ip_sof] [get_bd_pins axi_ad9250_jesd/rx_start_of_frame]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_ip_data [get_bd_pins axi_ad9250_gt/rx_ip_data] [get_bd_pins axi_ad9250_jesd/rx_tdata]
|
|
|
|
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_data [get_bd_pins axi_ad9250_gt/rx_data] [get_bd_ports rx_gt_data]
|
|
|
|
connect_bd_net -net axi_ad9250_0_gt_rx_data [get_bd_pins axi_ad9250_0_core/rx_data] [get_bd_ports rx_gt_data_0]
|
|
|
|
connect_bd_net -net axi_ad9250_1_gt_rx_data [get_bd_pins axi_ad9250_1_core/rx_data] [get_bd_ports rx_gt_data_1]
|
|
|
|
|
|
|
|
connect_bd_net -net axi_ad9250_0_adc_clk [get_bd_pins axi_ad9250_0_core/adc_clk] [get_bd_pins axi_ad9250_0_dma/fifo_wr_clk]
|
|
|
|
connect_bd_net -net axi_ad9250_1_adc_clk [get_bd_pins axi_ad9250_1_core/adc_clk] [get_bd_pins axi_ad9250_1_dma/fifo_wr_clk]
|
|
|
|
|
|
|
|
connect_bd_net -net axi_ad9250_0_adc_enable_a [get_bd_pins axi_ad9250_0_core/adc_enable_a] [get_bd_ports adc_0_enable_a]
|
|
|
|
connect_bd_net -net axi_ad9250_0_adc_valid_a [get_bd_pins axi_ad9250_0_core/adc_valid_a] [get_bd_ports adc_0_valid_a]
|
|
|
|
connect_bd_net -net axi_ad9250_0_adc_data_a [get_bd_pins axi_ad9250_0_core/adc_data_a] [get_bd_ports adc_0_data_a]
|
|
|
|
connect_bd_net -net axi_ad9250_0_adc_enable_b [get_bd_pins axi_ad9250_0_core/adc_enable_b] [get_bd_ports adc_0_enable_b]
|
|
|
|
connect_bd_net -net axi_ad9250_0_adc_valid_b [get_bd_pins axi_ad9250_0_core/adc_valid_b] [get_bd_ports adc_0_valid_b]
|
|
|
|
connect_bd_net -net axi_ad9250_0_adc_data_b [get_bd_pins axi_ad9250_0_core/adc_data_b] [get_bd_ports adc_0_data_b]
|
|
|
|
connect_bd_net -net axi_ad9250_1_adc_enable_a [get_bd_pins axi_ad9250_1_core/adc_enable_a] [get_bd_ports adc_1_enable_a]
|
|
|
|
connect_bd_net -net axi_ad9250_1_adc_valid_a [get_bd_pins axi_ad9250_1_core/adc_valid_a] [get_bd_ports adc_1_valid_a]
|
|
|
|
connect_bd_net -net axi_ad9250_1_adc_data_a [get_bd_pins axi_ad9250_1_core/adc_data_a] [get_bd_ports adc_1_data_a]
|
|
|
|
connect_bd_net -net axi_ad9250_1_adc_enable_b [get_bd_pins axi_ad9250_1_core/adc_enable_b] [get_bd_ports adc_1_enable_b]
|
|
|
|
connect_bd_net -net axi_ad9250_1_adc_valid_b [get_bd_pins axi_ad9250_1_core/adc_valid_b] [get_bd_ports adc_1_valid_b]
|
|
|
|
connect_bd_net -net axi_ad9250_1_adc_data_b [get_bd_pins axi_ad9250_1_core/adc_data_b] [get_bd_ports adc_1_data_b]
|
|
|
|
|
|
|
|
connect_bd_net -net axi_ad9250_0_dma_wr [get_bd_pins axi_ad9250_0_dma/fifo_wr_en] [get_bd_ports dma_0_wr]
|
|
|
|
connect_bd_net -net axi_ad9250_0_dma_sync [get_bd_pins axi_ad9250_0_dma/fifo_wr_sync] [get_bd_ports dma_0_sync]
|
|
|
|
connect_bd_net -net axi_ad9250_0_dma_data [get_bd_pins axi_ad9250_0_dma/fifo_wr_din] [get_bd_ports dma_0_data]
|
|
|
|
connect_bd_net -net axi_ad9250_1_dma_wr [get_bd_pins axi_ad9250_1_dma/fifo_wr_en] [get_bd_ports dma_1_wr]
|
|
|
|
connect_bd_net -net axi_ad9250_1_dma_sync [get_bd_pins axi_ad9250_1_dma/fifo_wr_sync] [get_bd_ports dma_1_sync]
|
|
|
|
connect_bd_net -net axi_ad9250_1_dma_data [get_bd_pins axi_ad9250_1_dma/fifo_wr_din] [get_bd_ports dma_1_data]
|
|
|
|
|
|
|
|
connect_bd_net -net axi_ad9250_0_adc_dovf [get_bd_pins axi_ad9250_0_core/adc_dovf] [get_bd_pins axi_ad9250_0_dma/fifo_wr_overflow]
|
|
|
|
connect_bd_net -net axi_ad9250_1_adc_dovf [get_bd_pins axi_ad9250_1_core/adc_dovf] [get_bd_pins axi_ad9250_1_dma/fifo_wr_overflow]
|
2014-11-03 10:56:58 +00:00
|
|
|
connect_bd_net -net axi_ad9250_0_dma_irq [get_bd_pins axi_ad9250_0_dma/irq] [get_bd_ports ad9250_0_dma_intr]
|
|
|
|
connect_bd_net -net axi_ad9250_1_dma_irq [get_bd_pins axi_ad9250_1_dma/irq] [get_bd_ports ad9250_1_dma_intr]
|
2014-08-22 15:24:24 +00:00
|
|
|
|
|
|
|
# interconnect (cpu)
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_intf_net -intf_net axi_cpu_interconnect_m07_axi [get_bd_intf_pins axi_cpu_interconnect/M07_AXI] [get_bd_intf_pins axi_ad9250_0_dma/s_axi]
|
|
|
|
connect_bd_intf_net -intf_net axi_cpu_interconnect_m08_axi [get_bd_intf_pins axi_cpu_interconnect/M08_AXI] [get_bd_intf_pins axi_ad9250_0_core/s_axi]
|
|
|
|
connect_bd_intf_net -intf_net axi_cpu_interconnect_m09_axi [get_bd_intf_pins axi_cpu_interconnect/M09_AXI] [get_bd_intf_pins axi_ad9250_jesd/s_axi]
|
|
|
|
connect_bd_intf_net -intf_net axi_cpu_interconnect_m10_axi [get_bd_intf_pins axi_cpu_interconnect/M10_AXI] [get_bd_intf_pins axi_ad9250_gt/s_axi]
|
|
|
|
connect_bd_intf_net -intf_net axi_cpu_interconnect_m11_axi [get_bd_intf_pins axi_cpu_interconnect/M11_AXI] [get_bd_intf_pins axi_ad9250_1_dma/s_axi]
|
|
|
|
connect_bd_intf_net -intf_net axi_cpu_interconnect_m12_axi [get_bd_intf_pins axi_cpu_interconnect/M12_AXI] [get_bd_intf_pins axi_ad9250_1_core/s_axi]
|
2014-08-22 15:24:24 +00:00
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_cpu_interconnect/M07_ACLK] $sys_100m_clk_source
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_cpu_interconnect/M08_ACLK] $sys_100m_clk_source
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_cpu_interconnect/M09_ACLK] $sys_100m_clk_source
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_cpu_interconnect/M10_ACLK] $sys_100m_clk_source
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_cpu_interconnect/M11_ACLK] $sys_100m_clk_source
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_cpu_interconnect/M12_ACLK] $sys_100m_clk_source
|
2014-09-01 15:45:20 +00:00
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_ad9250_gt/s_axi_aclk]
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_ad9250_0_core/s_axi_aclk]
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_ad9250_1_core/s_axi_aclk]
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_ad9250_jesd/s_axi_aclk]
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_ad9250_0_dma/s_axi_aclk]
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_ad9250_1_dma/s_axi_aclk]
|
2014-08-22 15:24:24 +00:00
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_cpu_interconnect/M07_ARESETN] $sys_100m_resetn_source
|
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_cpu_interconnect/M08_ARESETN] $sys_100m_resetn_source
|
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_cpu_interconnect/M09_ARESETN] $sys_100m_resetn_source
|
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_cpu_interconnect/M10_ARESETN] $sys_100m_resetn_source
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_cpu_interconnect/M11_ARESETN] $sys_100m_resetn_source
|
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_cpu_interconnect/M12_ARESETN] $sys_100m_resetn_source
|
2014-09-01 15:45:20 +00:00
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_ad9250_gt/s_axi_aresetn]
|
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_ad9250_0_core/s_axi_aresetn]
|
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_ad9250_1_core/s_axi_aresetn]
|
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_ad9250_jesd/s_axi_aresetn]
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_ad9250_0_dma/s_axi_aresetn]
|
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_ad9250_1_dma/s_axi_aresetn]
|
2014-08-22 15:24:24 +00:00
|
|
|
|
|
|
|
if {$sys_zynq == 0} {
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_intf_net -intf_net axi_cpu_interconnect_m13_axi [get_bd_intf_pins axi_cpu_interconnect/M13_AXI] [get_bd_intf_pins axi_ad9250_spi/axi_lite]
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_cpu_interconnect/M13_ACLK] $sys_100m_clk_source
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_ad9250_spi/s_axi_aclk]
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_ad9250_spi/ext_spi_clk]
|
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_cpu_interconnect/M13_ARESETN] $sys_100m_resetn_source
|
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_ad9250_spi/s_axi_aresetn]
|
2014-08-22 15:24:24 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
# interconnect (gt es)
|
|
|
|
|
|
|
|
if {$sys_zynq == 1} {
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_intf_net -intf_net axi_ad9250_gt_interconnect_s00_axi [get_bd_intf_pins axi_ad9250_gt_interconnect/S00_AXI] [get_bd_intf_pins axi_ad9250_gt/m_axi]
|
|
|
|
connect_bd_intf_net -intf_net axi_ad9250_gt_interconnect_m00_axi [get_bd_intf_pins axi_ad9250_gt_interconnect/M00_AXI] [get_bd_intf_pins sys_ps7/S_AXI_HP3]
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_ad9250_gt_interconnect/ACLK] $sys_100m_clk_source
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_ad9250_gt_interconnect/M00_ACLK] $sys_100m_clk_source
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_ad9250_gt_interconnect/S00_ACLK] $sys_100m_clk_source
|
2014-08-22 15:24:24 +00:00
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins sys_ps7/S_AXI_HP3_ACLK]
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_ad9250_gt_interconnect/ARESETN] $sys_100m_resetn_source
|
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_ad9250_gt_interconnect/M00_ARESETN] $sys_100m_resetn_source
|
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_ad9250_gt_interconnect/S00_ARESETN] $sys_100m_resetn_source
|
2014-08-22 15:24:24 +00:00
|
|
|
|
|
|
|
} else {
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_intf_net -intf_net axi_mem_interconnect_s08_axi [get_bd_intf_pins axi_mem_interconnect/S08_AXI] [get_bd_intf_pins axi_ad9250_gt/m_axi]
|
2014-08-22 15:24:24 +00:00
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_mem_interconnect/S08_ACLK] $sys_100m_clk_source
|
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_mem_interconnect/S08_ARESETN] $sys_100m_resetn_source
|
|
|
|
}
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_ad9250_gt/m_axi_aclk]
|
|
|
|
connect_bd_net -net sys_100m_clk [get_bd_pins axi_ad9250_gt/drp_clk]
|
2014-09-01 15:45:20 +00:00
|
|
|
connect_bd_net -net sys_100m_resetn [get_bd_pins axi_ad9250_gt/m_axi_aresetn]
|
2014-08-22 15:24:24 +00:00
|
|
|
|
|
|
|
# interconnect (dma)
|
|
|
|
|
|
|
|
if {$sys_zynq == 1} {
|
|
|
|
|
|
|
|
set sys_fmc_dma_clk_source [get_bd_pins sys_ps7/FCLK_CLK2]
|
|
|
|
set sys_fmc_dma_resetn_source [get_bd_pins sys_ps7/FCLK_RESET2_N]
|
|
|
|
|
|
|
|
connect_bd_net -net sys_fmc_dma_clk $sys_fmc_dma_clk_source
|
|
|
|
connect_bd_net -net sys_fmc_dma_resetn $sys_fmc_dma_resetn_source
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_intf_net -intf_net axi_ad9250_dma_interconnect_m00_axi [get_bd_intf_pins axi_ad9250_dma_interconnect/M00_AXI] [get_bd_intf_pins sys_ps7/S_AXI_HP2]
|
2014-09-01 15:45:20 +00:00
|
|
|
connect_bd_intf_net -intf_net axi_ad9250_dma_interconnect_s00_axi [get_bd_intf_pins axi_ad9250_dma_interconnect/S00_AXI] [get_bd_intf_pins axi_ad9250_0_dma/m_dest_axi]
|
|
|
|
connect_bd_intf_net -intf_net axi_ad9250_dma_interconnect_s01_axi [get_bd_intf_pins axi_ad9250_dma_interconnect/S01_AXI] [get_bd_intf_pins axi_ad9250_1_dma/m_dest_axi]
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_net -net sys_fmc_dma_clk [get_bd_pins axi_ad9250_dma_interconnect/ACLK] $sys_fmc_dma_clk_source
|
|
|
|
connect_bd_net -net sys_fmc_dma_clk [get_bd_pins axi_ad9250_dma_interconnect/M00_ACLK] $sys_fmc_dma_clk_source
|
|
|
|
connect_bd_net -net sys_fmc_dma_clk [get_bd_pins axi_ad9250_dma_interconnect/S00_ACLK] $sys_fmc_dma_clk_source
|
|
|
|
connect_bd_net -net sys_fmc_dma_clk [get_bd_pins axi_ad9250_dma_interconnect/S01_ACLK] $sys_fmc_dma_clk_source
|
2014-08-22 15:24:24 +00:00
|
|
|
connect_bd_net -net sys_fmc_dma_clk [get_bd_pins sys_ps7/S_AXI_HP2_ACLK]
|
2014-09-01 15:45:20 +00:00
|
|
|
connect_bd_net -net sys_fmc_dma_clk [get_bd_pins axi_ad9250_0_dma/m_dest_axi_aclk]
|
|
|
|
connect_bd_net -net sys_fmc_dma_clk [get_bd_pins axi_ad9250_1_dma/m_dest_axi_aclk]
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_net -net sys_fmc_dma_resetn [get_bd_pins axi_ad9250_dma_interconnect/ARESETN] $sys_fmc_dma_resetn_source
|
|
|
|
connect_bd_net -net sys_fmc_dma_resetn [get_bd_pins axi_ad9250_dma_interconnect/M00_ARESETN] $sys_fmc_dma_resetn_source
|
|
|
|
connect_bd_net -net sys_fmc_dma_resetn [get_bd_pins axi_ad9250_dma_interconnect/S00_ARESETN] $sys_fmc_dma_resetn_source
|
|
|
|
connect_bd_net -net sys_fmc_dma_resetn [get_bd_pins axi_ad9250_dma_interconnect/S01_ARESETN] $sys_fmc_dma_resetn_source
|
2014-09-01 15:45:20 +00:00
|
|
|
connect_bd_net -net sys_fmc_dma_resetn [get_bd_pins axi_ad9250_0_dma/m_dest_axi_aresetn]
|
|
|
|
connect_bd_net -net sys_fmc_dma_resetn [get_bd_pins axi_ad9250_1_dma/m_dest_axi_aresetn]
|
2014-08-22 15:24:24 +00:00
|
|
|
|
|
|
|
} else {
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_intf_net -intf_net axi_mem_interconnect_s09_axi [get_bd_intf_pins axi_mem_interconnect/S09_AXI] [get_bd_intf_pins axi_ad9250_0_dma/m_dest_axi]
|
|
|
|
connect_bd_intf_net -intf_net axi_mem_interconnect_s10_axi [get_bd_intf_pins axi_mem_interconnect/S10_AXI] [get_bd_intf_pins axi_ad9250_1_dma/m_dest_axi]
|
2014-08-22 15:24:24 +00:00
|
|
|
connect_bd_net -net sys_200m_clk [get_bd_pins axi_mem_interconnect/S09_ACLK] $sys_200m_clk_source
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_net -net sys_200m_clk [get_bd_pins axi_mem_interconnect/S10_ACLK] $sys_200m_clk_source
|
|
|
|
connect_bd_net -net sys_200m_clk [get_bd_pins axi_ad9250_0_dma/m_dest_axi_aclk]
|
|
|
|
connect_bd_net -net sys_200m_clk [get_bd_pins axi_ad9250_1_dma/m_dest_axi_aclk]
|
2014-08-22 15:24:24 +00:00
|
|
|
connect_bd_net -net sys_200m_resetn [get_bd_pins axi_mem_interconnect/S09_ARESETN] $sys_200m_resetn_source
|
2014-08-25 18:28:57 +00:00
|
|
|
connect_bd_net -net sys_200m_resetn [get_bd_pins axi_mem_interconnect/S10_ARESETN] $sys_200m_resetn_source
|
|
|
|
connect_bd_net -net sys_200m_resetn [get_bd_pins axi_ad9250_0_dma/m_dest_axi_aresetn]
|
|
|
|
connect_bd_net -net sys_200m_resetn [get_bd_pins axi_ad9250_1_dma/m_dest_axi_aresetn]
|
2014-08-22 15:24:24 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
# ila
|
|
|
|
|
2014-10-09 15:55:27 +00:00
|
|
|
set ila_jesd_rx_mon [create_bd_cell -type ip -vlnv xilinx.com:ip:ila:4.0 ila_jesd_rx_mon]
|
2014-10-13 14:51:48 +00:00
|
|
|
set_property -dict [list CONFIG.C_MONITOR_TYPE {Native}] $ila_jesd_rx_mon
|
2014-08-25 18:28:57 +00:00
|
|
|
set_property -dict [list CONFIG.C_NUM_OF_PROBES {7}] $ila_jesd_rx_mon
|
|
|
|
set_property -dict [list CONFIG.C_PROBE0_WIDTH {334}] $ila_jesd_rx_mon
|
|
|
|
set_property -dict [list CONFIG.C_PROBE1_WIDTH {6}] $ila_jesd_rx_mon
|
|
|
|
set_property -dict [list CONFIG.C_PROBE2_WIDTH {128}] $ila_jesd_rx_mon
|
|
|
|
set_property -dict [list CONFIG.C_PROBE3_WIDTH {32}] $ila_jesd_rx_mon
|
|
|
|
set_property -dict [list CONFIG.C_PROBE4_WIDTH {32}] $ila_jesd_rx_mon
|
|
|
|
set_property -dict [list CONFIG.C_PROBE5_WIDTH {32}] $ila_jesd_rx_mon
|
|
|
|
set_property -dict [list CONFIG.C_PROBE6_WIDTH {32}] $ila_jesd_rx_mon
|
|
|
|
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_mon_data [get_bd_pins axi_ad9250_gt/rx_mon_data]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_mon_trigger [get_bd_pins axi_ad9250_gt/rx_mon_trigger]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_clk [get_bd_pins ila_jesd_rx_mon/CLK]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_mon_data [get_bd_pins ila_jesd_rx_mon/PROBE0]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_mon_trigger [get_bd_pins ila_jesd_rx_mon/PROBE1]
|
|
|
|
connect_bd_net -net axi_ad9250_gt_rx_data [get_bd_pins ila_jesd_rx_mon/PROBE2]
|
|
|
|
connect_bd_net -net axi_ad9250_0_adc_data_a [get_bd_pins ila_jesd_rx_mon/PROBE3]
|
|
|
|
connect_bd_net -net axi_ad9250_0_adc_data_b [get_bd_pins ila_jesd_rx_mon/PROBE4]
|
|
|
|
connect_bd_net -net axi_ad9250_1_adc_data_a [get_bd_pins ila_jesd_rx_mon/PROBE5]
|
|
|
|
connect_bd_net -net axi_ad9250_1_adc_data_b [get_bd_pins ila_jesd_rx_mon/PROBE6]
|
2014-08-22 15:24:24 +00:00
|
|
|
|
|
|
|
# address map
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
create_bd_addr_seg -range 0x00010000 -offset 0x44A10000 $sys_addr_cntrl_space [get_bd_addr_segs axi_ad9250_0_core/s_axi/axi_lite] SEG_data_ad9250_0_core
|
|
|
|
create_bd_addr_seg -range 0x00010000 -offset 0x44A20000 $sys_addr_cntrl_space [get_bd_addr_segs axi_ad9250_1_core/s_axi/axi_lite] SEG_data_ad9250_1_core
|
|
|
|
create_bd_addr_seg -range 0x00010000 -offset 0x44A60000 $sys_addr_cntrl_space [get_bd_addr_segs axi_ad9250_gt/s_axi/axi_lite] SEG_data_ad9250_gt
|
|
|
|
create_bd_addr_seg -range 0x00001000 -offset 0x44A91000 $sys_addr_cntrl_space [get_bd_addr_segs axi_ad9250_jesd/s_axi/Reg] SEG_data_ad9250_jesd
|
|
|
|
create_bd_addr_seg -range 0x00010000 -offset 0x7c420000 $sys_addr_cntrl_space [get_bd_addr_segs axi_ad9250_0_dma/s_axi/axi_lite] SEG_data_ad9250_0_dma
|
|
|
|
create_bd_addr_seg -range 0x00010000 -offset 0x7c430000 $sys_addr_cntrl_space [get_bd_addr_segs axi_ad9250_1_dma/s_axi/axi_lite] SEG_data_ad9250_1_dma
|
2014-08-22 15:24:24 +00:00
|
|
|
|
|
|
|
if {$sys_zynq == 0} {
|
2014-08-25 18:28:57 +00:00
|
|
|
create_bd_addr_seg -range 0x00010000 -offset 0x44A70000 $sys_addr_cntrl_space [get_bd_addr_segs axi_ad9250_spi/axi_lite/Reg] SEG_data_ad9250_spi
|
2014-08-22 15:24:24 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
if {$sys_zynq == 1} {
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
create_bd_addr_seg -range $sys_mem_size -offset 0x00000000 [get_bd_addr_spaces axi_ad9250_0_dma/m_dest_axi] [get_bd_addr_segs sys_ps7/S_AXI_HP2/HP2_DDR_LOWOCM] SEG_sys_ps7_hp2_ddr_lowocm
|
|
|
|
create_bd_addr_seg -range $sys_mem_size -offset 0x00000000 [get_bd_addr_spaces axi_ad9250_1_dma/m_dest_axi] [get_bd_addr_segs sys_ps7/S_AXI_HP2/HP2_DDR_LOWOCM] SEG_sys_ps7_hp2_ddr_lowocm
|
|
|
|
create_bd_addr_seg -range $sys_mem_size -offset 0x00000000 [get_bd_addr_spaces axi_ad9250_gt/m_axi] [get_bd_addr_segs sys_ps7/S_AXI_HP3/HP3_DDR_LOWOCM] SEG_sys_ps7_hp3_ddr_lowocm
|
2014-08-22 15:24:24 +00:00
|
|
|
|
|
|
|
} else {
|
|
|
|
|
2014-08-25 18:28:57 +00:00
|
|
|
create_bd_addr_seg -range $sys_mem_size -offset 0x80000000 [get_bd_addr_spaces axi_ad9250_0_dma/m_dest_axi] [get_bd_addr_segs axi_ddr_cntrl/memmap/memaddr] SEG_axi_ddr_cntrl
|
|
|
|
create_bd_addr_seg -range $sys_mem_size -offset 0x80000000 [get_bd_addr_spaces axi_ad9250_1_dma/m_dest_axi] [get_bd_addr_segs axi_ddr_cntrl/memmap/memaddr] SEG_axi_ddr_cntrl
|
|
|
|
create_bd_addr_seg -range $sys_mem_size -offset 0x80000000 [get_bd_addr_spaces axi_ad9250_gt/m_axi] [get_bd_addr_segs axi_ddr_cntrl/memmap/memaddr] SEG_axi_ddr_cntrl
|
2014-08-22 15:24:24 +00:00
|
|
|
}
|