2016-09-30 14:13:51 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
// Copyright 2014(c) Analog Devices, Inc.
|
|
|
|
//
|
|
|
|
// All rights reserved.
|
|
|
|
//
|
|
|
|
// Redistribution and use in source and binary forms, with or without modification,
|
|
|
|
// are permitted provided that the following conditions are met:
|
|
|
|
// - Redistributions of source code must retain the above copyright
|
|
|
|
// notice, this list of conditions and the following disclaimer.
|
|
|
|
// - Redistributions in binary form must reproduce the above copyright
|
|
|
|
// notice, this list of conditions and the following disclaimer in
|
|
|
|
// the documentation and/or other materials provided with the
|
|
|
|
// distribution.
|
|
|
|
// - Neither the name of Analog Devices, Inc. nor the names of its
|
|
|
|
// contributors may be used to endorse or promote products derived
|
|
|
|
// from this software without specific prior written permission.
|
|
|
|
// - The use of this software may or may not infringe the patent rights
|
|
|
|
// of one or more patent holders. This license does not release you
|
|
|
|
// from the requirement that you obtain separate licenses from these
|
|
|
|
// patent holders to use this software.
|
|
|
|
// - Use of the software either in source or binary form, must be run
|
|
|
|
// on or directly connected to an Analog Devices Inc. component.
|
|
|
|
//
|
|
|
|
// THIS SOFTWARE IS PROVIDED BY ANALOG DEVICES "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES,
|
|
|
|
// INCLUDING, BUT NOT LIMITED TO, NON-INFRINGEMENT, MERCHANTABILITY AND FITNESS FOR A
|
|
|
|
// PARTICULAR PURPOSE ARE DISCLAIMED.
|
|
|
|
//
|
|
|
|
// IN NO EVENT SHALL ANALOG DEVICES BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
|
|
|
|
// EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, INTELLECTUAL PROPERTY
|
|
|
|
// RIGHTS, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
|
|
|
|
// BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
|
|
|
|
// STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF
|
|
|
|
// THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
2017-01-16 12:35:42 +00:00
|
|
|
// Divides the input clock to SEL_0_DIV if clk_sel is 0 or SEL_1_DIV if
|
|
|
|
// clk_sel is 1. Provides a glitch free output clock
|
|
|
|
// IP uses BUFR/BUFGCE_DIV and BUFGMUX_CTRL primitives
|
2016-09-30 14:13:51 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
|
|
|
|
`timescale 1ns/100ps
|
|
|
|
|
|
|
|
module util_clkdiv (
|
2016-11-24 14:01:37 +00:00
|
|
|
input clk,
|
|
|
|
input clk_sel,
|
|
|
|
output clk_out
|
2016-09-30 14:13:51 +00:00
|
|
|
);
|
|
|
|
|
2017-01-16 12:35:42 +00:00
|
|
|
parameter SIM_DEVICE = "7SERIES";
|
|
|
|
parameter SEL_0_DIV = "4";
|
|
|
|
parameter SEL_1_DIV = "2";
|
2017-01-13 11:54:07 +00:00
|
|
|
|
2017-01-16 12:35:42 +00:00
|
|
|
wire clk_div_sel_0_s;
|
|
|
|
wire clk_div_sel_1_s;
|
2016-11-24 14:01:37 +00:00
|
|
|
|
2017-01-16 12:35:42 +00:00
|
|
|
generate if (SIM_DEVICE == "7SERIES") begin
|
2017-01-13 11:54:07 +00:00
|
|
|
|
2016-11-24 14:01:37 +00:00
|
|
|
BUFR #(
|
2017-01-16 12:35:42 +00:00
|
|
|
.BUFR_DIVIDE(SEL_0_DIV),
|
2016-11-24 14:01:37 +00:00
|
|
|
.SIM_DEVICE("7SERIES")
|
2017-01-16 12:35:42 +00:00
|
|
|
) clk_divide_sel_0 (
|
2016-11-24 14:01:37 +00:00
|
|
|
.I(clk),
|
|
|
|
.CE(1),
|
|
|
|
.CLR(0),
|
2017-01-16 12:35:42 +00:00
|
|
|
.O(clk_div_sel_0_s));
|
2016-11-24 14:01:37 +00:00
|
|
|
|
2016-09-30 14:13:51 +00:00
|
|
|
BUFR #(
|
2017-01-16 12:35:42 +00:00
|
|
|
.BUFR_DIVIDE(SEL_1_DIV),
|
2016-09-30 14:13:51 +00:00
|
|
|
.SIM_DEVICE("7SERIES")
|
2017-01-16 12:35:42 +00:00
|
|
|
) clk_divide_sel_1 (
|
2016-09-30 14:13:51 +00:00
|
|
|
.I(clk),
|
|
|
|
.CE(1),
|
|
|
|
.CLR(0),
|
2017-01-16 12:35:42 +00:00
|
|
|
.O(clk_div_sel_1_s));
|
2016-11-24 14:01:37 +00:00
|
|
|
|
2017-01-16 12:35:42 +00:00
|
|
|
end else if (SIM_DEVICE == "ULTRASCALE") begin
|
2017-01-13 11:54:07 +00:00
|
|
|
|
|
|
|
BUFGCE_DIV #(
|
2017-01-16 12:35:42 +00:00
|
|
|
.BUFGCE_DIVIDE(SEL_0_DIV)
|
|
|
|
) clk_divide_sel_0 (
|
2017-01-13 11:54:07 +00:00
|
|
|
.I(clk),
|
|
|
|
.CE(1),
|
|
|
|
.CLR(0),
|
2017-01-16 12:35:42 +00:00
|
|
|
.O(clk_div_sel_0_s));
|
2017-01-13 11:54:07 +00:00
|
|
|
|
|
|
|
BUFGCE_DIV #(
|
2017-01-16 12:35:42 +00:00
|
|
|
.BUFGCE_DIVIDE(SEL_1_DIV)
|
|
|
|
) clk_divide_sel_1 (
|
2017-01-13 11:54:07 +00:00
|
|
|
.I(clk),
|
|
|
|
.CE(1),
|
|
|
|
.CLR(0),
|
2017-01-16 12:35:42 +00:00
|
|
|
.O(clk_div_sel_1_s));
|
2017-01-13 11:54:07 +00:00
|
|
|
|
|
|
|
end endgenerate
|
|
|
|
|
|
|
|
BUFGMUX_CTRL i_div_clk_gbuf (
|
2017-01-16 12:35:42 +00:00
|
|
|
.I0(clk_div_sel_0_s), // 1-bit input: Clock input (S=0)
|
|
|
|
.I1(clk_div_sel_1_s), // 1-bit input: Clock input (S=1)
|
2016-11-24 14:01:37 +00:00
|
|
|
.S(clk_sel),
|
2016-09-30 14:13:51 +00:00
|
|
|
.O (clk_out));
|
|
|
|
|
|
|
|
endmodule // util_clkdiv
|
|
|
|
|