2017-01-31 14:22:49 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
2023-07-06 13:54:40 +00:00
|
|
|
// Copyright (C) 2017-2023 Analog Devices, Inc. All rights reserved.
|
2017-01-31 14:22:49 +00:00
|
|
|
//
|
2017-05-31 15:15:24 +00:00
|
|
|
// In this HDL repository, there are many different and unique modules, consisting
|
|
|
|
// of various HDL (Verilog or VHDL) components. The individual modules are
|
|
|
|
// developed independently, and may be accompanied by separate and unique license
|
|
|
|
// terms.
|
|
|
|
//
|
|
|
|
// The user should read each of these license terms, and understand the
|
2018-03-14 14:45:47 +00:00
|
|
|
// freedoms and responsibilities that he or she has by using this source/core.
|
2017-05-31 15:15:24 +00:00
|
|
|
//
|
|
|
|
// This core is distributed in the hope that it will be useful, but WITHOUT ANY
|
2017-05-29 06:55:41 +00:00
|
|
|
// WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR
|
|
|
|
// A PARTICULAR PURPOSE.
|
2017-01-31 14:22:49 +00:00
|
|
|
//
|
2017-05-29 06:55:41 +00:00
|
|
|
// Redistribution and use of source or resulting binaries, with or without modification
|
|
|
|
// of this file, are permitted under one of the following two license terms:
|
2017-01-31 14:22:49 +00:00
|
|
|
//
|
2017-05-17 08:44:52 +00:00
|
|
|
// 1. The GNU General Public License version 2 as published by the
|
2017-05-31 15:15:24 +00:00
|
|
|
// Free Software Foundation, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_GPL2), and also online at:
|
|
|
|
// <https://www.gnu.org/licenses/old-licenses/gpl-2.0.html>
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
|
|
|
// OR
|
|
|
|
//
|
2017-05-31 15:15:24 +00:00
|
|
|
// 2. An ADI specific BSD license, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_ADIBSD), and also on-line at:
|
2017-05-29 06:55:41 +00:00
|
|
|
// https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD
|
|
|
|
// This will allow to generate bit files and not release the source code,
|
|
|
|
// as long as it attaches to an ADI device.
|
2017-01-31 14:22:49 +00:00
|
|
|
//
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
|
|
|
|
`timescale 1ns/100ps
|
|
|
|
|
2017-08-03 14:06:47 +00:00
|
|
|
module axi_dac_interpolate #(
|
|
|
|
|
2022-04-08 10:21:52 +00:00
|
|
|
parameter CORRECTION_DISABLE = 1
|
|
|
|
) (
|
2017-01-31 14:22:49 +00:00
|
|
|
input dac_clk,
|
2017-03-29 08:17:46 +00:00
|
|
|
input dac_rst,
|
2017-01-31 14:22:49 +00:00
|
|
|
|
|
|
|
input [15:0] dac_data_a,
|
|
|
|
input [15:0] dac_data_b,
|
|
|
|
input dac_valid_a,
|
|
|
|
input dac_valid_b,
|
|
|
|
|
2019-08-05 07:44:21 +00:00
|
|
|
input dma_valid_a,
|
|
|
|
input dma_valid_b,
|
2020-02-27 11:20:06 +00:00
|
|
|
output dma_ready_a,
|
|
|
|
output dma_ready_b,
|
2019-08-05 07:44:21 +00:00
|
|
|
|
2020-02-27 11:20:06 +00:00
|
|
|
input dac_enable_a,
|
|
|
|
input dac_enable_b,
|
2017-04-05 12:23:14 +00:00
|
|
|
output [15:0] dac_int_data_a,
|
|
|
|
output [15:0] dac_int_data_b,
|
2020-08-28 20:51:18 +00:00
|
|
|
output dac_valid_out_a,
|
|
|
|
output dac_valid_out_b,
|
2020-02-27 11:20:06 +00:00
|
|
|
output underflow,
|
2017-01-31 14:22:49 +00:00
|
|
|
|
2019-08-19 15:35:59 +00:00
|
|
|
input [ 1:0] trigger_i,
|
|
|
|
input trigger_adc,
|
|
|
|
input trigger_la,
|
|
|
|
|
2017-01-31 14:22:49 +00:00
|
|
|
// axi interface
|
|
|
|
|
|
|
|
input s_axi_aclk,
|
|
|
|
input s_axi_aresetn,
|
|
|
|
input s_axi_awvalid,
|
2017-04-10 17:30:19 +00:00
|
|
|
input [ 6:0] s_axi_awaddr,
|
2017-01-31 14:22:49 +00:00
|
|
|
input [ 2:0] s_axi_awprot,
|
|
|
|
output s_axi_awready,
|
|
|
|
input s_axi_wvalid,
|
|
|
|
input [31:0] s_axi_wdata,
|
|
|
|
input [ 3:0] s_axi_wstrb,
|
|
|
|
output s_axi_wready,
|
|
|
|
output s_axi_bvalid,
|
|
|
|
output [ 1:0] s_axi_bresp,
|
|
|
|
input s_axi_bready,
|
|
|
|
input s_axi_arvalid,
|
2017-04-10 17:30:19 +00:00
|
|
|
input [ 6:0] s_axi_araddr,
|
2017-01-31 14:22:49 +00:00
|
|
|
input [ 2:0] s_axi_arprot,
|
|
|
|
output s_axi_arready,
|
|
|
|
output s_axi_rvalid,
|
|
|
|
output [31:0] s_axi_rdata,
|
|
|
|
output [ 1:0] s_axi_rresp,
|
2022-04-08 10:21:52 +00:00
|
|
|
input s_axi_rready
|
|
|
|
);
|
2019-08-19 15:35:59 +00:00
|
|
|
|
|
|
|
reg [ 1:0] trigger_i_m1;
|
|
|
|
reg [ 1:0] trigger_i_m2;
|
|
|
|
reg [ 1:0] trigger_i_m3;
|
|
|
|
reg trigger_adc_m1;
|
|
|
|
reg trigger_adc_m2;
|
|
|
|
reg trigger_adc_m3;
|
|
|
|
reg trigger_la_m1;
|
|
|
|
reg trigger_la_m2;
|
|
|
|
reg trigger_la_m3;
|
|
|
|
|
|
|
|
reg [ 1:0] any_edge_trigger;
|
|
|
|
reg [ 1:0] rise_edge_trigger;
|
|
|
|
reg [ 1:0] fall_edge_trigger;
|
|
|
|
reg [ 1:0] high_level_trigger;
|
|
|
|
reg [ 1:0] low_level_trigger;
|
|
|
|
|
2017-01-31 14:22:49 +00:00
|
|
|
// internal signals
|
|
|
|
|
|
|
|
wire up_clk;
|
|
|
|
wire up_rstn;
|
2017-04-10 17:30:19 +00:00
|
|
|
wire [ 4:0] up_waddr;
|
2017-01-31 14:22:49 +00:00
|
|
|
wire [31:0] up_wdata;
|
|
|
|
wire up_wack;
|
|
|
|
wire up_wreq;
|
|
|
|
wire up_rack;
|
|
|
|
wire [31:0] up_rdata;
|
|
|
|
wire up_rreq;
|
2017-04-10 17:30:19 +00:00
|
|
|
wire [ 4:0] up_raddr;
|
2017-01-31 14:22:49 +00:00
|
|
|
|
|
|
|
wire [31:0] interpolation_ratio_a;
|
|
|
|
wire [31:0] interpolation_ratio_b;
|
2017-04-10 08:50:02 +00:00
|
|
|
wire [ 2:0] filter_mask_a;
|
|
|
|
wire [ 2:0] filter_mask_b;
|
2017-01-31 14:22:49 +00:00
|
|
|
|
|
|
|
wire dma_transfer_suspend;
|
2019-08-05 07:44:21 +00:00
|
|
|
wire start_sync_channels;
|
2017-01-31 14:22:49 +00:00
|
|
|
|
2017-08-03 14:06:47 +00:00
|
|
|
wire dac_correction_enable_a;
|
|
|
|
wire dac_correction_enable_b;
|
|
|
|
wire [15:0] dac_correction_coefficient_a;
|
|
|
|
wire [15:0] dac_correction_coefficient_b;
|
2019-08-19 15:35:59 +00:00
|
|
|
wire [19:0] trigger_config;
|
|
|
|
|
2020-08-28 20:51:18 +00:00
|
|
|
wire en_start_trigger;
|
|
|
|
wire en_stop_trigger;
|
2019-08-19 15:35:59 +00:00
|
|
|
wire [ 1:0] en_trigger_pins;
|
|
|
|
wire en_trigger_adc;
|
|
|
|
wire en_trigger_la;
|
|
|
|
|
|
|
|
wire [ 1:0] low_level;
|
|
|
|
wire [ 1:0] high_level;
|
|
|
|
wire [ 1:0] any_edge;
|
|
|
|
wire [ 1:0] rise_edge;
|
|
|
|
wire [ 1:0] fall_edge;
|
|
|
|
|
|
|
|
wire trigger_active;
|
2020-08-28 20:51:18 +00:00
|
|
|
wire trigger;
|
2019-08-19 15:35:59 +00:00
|
|
|
wire ext_trigger;
|
|
|
|
|
2020-02-27 11:20:06 +00:00
|
|
|
wire underflow_a;
|
|
|
|
wire underflow_b;
|
2017-08-03 14:06:47 +00:00
|
|
|
|
2023-09-08 08:26:34 +00:00
|
|
|
wire stop_sync_channels;
|
2020-08-28 20:51:18 +00:00
|
|
|
|
2017-01-31 14:22:49 +00:00
|
|
|
// signal name changes
|
|
|
|
|
|
|
|
assign up_clk = s_axi_aclk;
|
|
|
|
assign up_rstn = s_axi_aresetn;
|
|
|
|
|
2019-08-19 15:35:59 +00:00
|
|
|
// trigger logic
|
|
|
|
|
|
|
|
assign low_level = trigger_config[1:0];
|
|
|
|
assign high_level = trigger_config[3:2];
|
|
|
|
assign any_edge = trigger_config[5:4];
|
|
|
|
assign rise_edge = trigger_config[7:6];
|
|
|
|
assign fall_edge = trigger_config[9:8];
|
|
|
|
|
2020-08-28 20:51:18 +00:00
|
|
|
assign en_start_trigger = trigger_config[14];
|
|
|
|
assign en_stop_trigger = trigger_config[15];
|
|
|
|
assign en_trigger_pins = trigger_config[17:16];
|
|
|
|
assign en_trigger_adc = trigger_config[18];
|
|
|
|
assign en_trigger_la = trigger_config[19];
|
2019-08-19 15:35:59 +00:00
|
|
|
|
|
|
|
assign trigger_active = |trigger_config[19:16];
|
|
|
|
assign trigger = (ext_trigger & en_trigger_pins) |
|
|
|
|
(trigger_adc_m2 & en_trigger_adc) |
|
|
|
|
(trigger_la_m2 & en_trigger_la);
|
|
|
|
|
|
|
|
assign ext_trigger = |(any_edge_trigger |
|
|
|
|
rise_edge_trigger |
|
|
|
|
fall_edge_trigger |
|
|
|
|
high_level_trigger |
|
|
|
|
low_level_trigger);
|
|
|
|
|
|
|
|
// sync
|
|
|
|
always @(posedge dac_clk) begin
|
2022-04-08 10:21:52 +00:00
|
|
|
trigger_i_m1 <= trigger_i;
|
|
|
|
trigger_i_m2 <= trigger_i_m1;
|
|
|
|
trigger_i_m3 <= trigger_i_m2;
|
2019-08-19 15:35:59 +00:00
|
|
|
|
2022-04-08 10:21:52 +00:00
|
|
|
trigger_adc_m1 <= trigger_adc;
|
|
|
|
trigger_adc_m2 <= trigger_adc_m1;
|
2019-08-19 15:35:59 +00:00
|
|
|
|
2022-04-08 10:21:52 +00:00
|
|
|
trigger_la_m1 <= trigger_la;
|
|
|
|
trigger_la_m2 <= trigger_la_m1;
|
2019-08-19 15:35:59 +00:00
|
|
|
end
|
|
|
|
|
|
|
|
always @(posedge dac_clk) begin
|
2022-04-08 10:21:52 +00:00
|
|
|
any_edge_trigger <= (trigger_i_m3 ^ trigger_i_m2) & any_edge;
|
|
|
|
rise_edge_trigger <= (~trigger_i_m3 & trigger_i_m2) & rise_edge;
|
|
|
|
fall_edge_trigger <= (trigger_i_m3 & ~trigger_i_m2) & fall_edge;
|
|
|
|
high_level_trigger <= trigger_i_m3 & high_level;
|
|
|
|
low_level_trigger <= ~trigger_i_m3 & low_level;
|
2019-08-19 15:35:59 +00:00
|
|
|
end
|
|
|
|
|
2020-02-27 11:20:06 +00:00
|
|
|
assign underflow = underflow_a | underflow_b;
|
2019-08-19 15:35:59 +00:00
|
|
|
|
2017-08-03 14:06:47 +00:00
|
|
|
axi_dac_interpolate_filter #(
|
2022-04-08 10:21:52 +00:00
|
|
|
.CORRECTION_DISABLE (CORRECTION_DISABLE)
|
|
|
|
) i_filter_a (
|
2017-04-05 12:23:14 +00:00
|
|
|
.dac_clk (dac_clk),
|
|
|
|
.dac_rst (dac_rst),
|
2017-01-31 14:22:49 +00:00
|
|
|
|
2017-04-05 12:23:14 +00:00
|
|
|
.dac_data (dac_data_a),
|
|
|
|
.dac_valid (dac_valid_a),
|
2020-08-28 20:51:18 +00:00
|
|
|
.dac_valid_out (dac_valid_out_a),
|
2023-09-08 08:26:34 +00:00
|
|
|
.sync_stop_channels (stop_sync_channels),
|
2017-01-31 14:22:49 +00:00
|
|
|
|
2020-02-27 11:20:06 +00:00
|
|
|
.dac_enable (dac_enable_a),
|
2017-04-05 12:23:14 +00:00
|
|
|
.dac_int_data (dac_int_data_a),
|
2020-02-27 11:20:06 +00:00
|
|
|
.dma_ready (dma_ready_a),
|
|
|
|
.underflow (underflow_a),
|
2017-01-31 14:22:49 +00:00
|
|
|
|
2017-04-05 12:23:14 +00:00
|
|
|
.filter_mask (filter_mask_a),
|
|
|
|
.interpolation_ratio (interpolation_ratio_a),
|
2017-08-03 14:06:47 +00:00
|
|
|
.dma_transfer_suspend (dma_transfer_suspend),
|
2019-08-05 07:44:21 +00:00
|
|
|
.start_sync_channels (start_sync_channels),
|
2019-08-19 15:35:59 +00:00
|
|
|
.trigger (trigger),
|
|
|
|
.trigger_active (trigger_active),
|
2020-08-28 20:51:18 +00:00
|
|
|
.en_start_trigger (en_start_trigger),
|
|
|
|
.en_stop_trigger (en_stop_trigger),
|
2019-08-05 07:44:21 +00:00
|
|
|
.dma_valid (dma_valid_a),
|
|
|
|
.dma_valid_adjacent (dma_valid_b),
|
2017-08-03 14:06:47 +00:00
|
|
|
.dac_correction_enable(dac_correction_enable_a),
|
2022-04-08 10:21:52 +00:00
|
|
|
.dac_correction_coefficient(dac_correction_coefficient_a));
|
2017-01-31 14:22:49 +00:00
|
|
|
|
2017-08-03 14:06:47 +00:00
|
|
|
axi_dac_interpolate_filter #(
|
2022-04-08 10:21:52 +00:00
|
|
|
.CORRECTION_DISABLE(CORRECTION_DISABLE)
|
|
|
|
) i_filter_b (
|
2017-04-05 12:23:14 +00:00
|
|
|
.dac_clk (dac_clk),
|
|
|
|
.dac_rst (dac_rst),
|
2017-01-31 14:22:49 +00:00
|
|
|
|
2017-04-05 12:23:14 +00:00
|
|
|
.dac_data (dac_data_b),
|
|
|
|
.dac_valid (dac_valid_b),
|
2020-08-28 20:51:18 +00:00
|
|
|
.dac_valid_out (dac_valid_out_b),
|
2023-09-08 08:26:34 +00:00
|
|
|
.sync_stop_channels (stop_sync_channels),
|
2020-02-27 11:20:06 +00:00
|
|
|
.underflow (underflow_b),
|
2017-01-31 14:22:49 +00:00
|
|
|
|
2020-02-27 11:20:06 +00:00
|
|
|
.dac_enable (dac_enable_b),
|
2017-04-05 12:23:14 +00:00
|
|
|
.dac_int_data (dac_int_data_b),
|
2020-02-27 11:20:06 +00:00
|
|
|
.dma_ready (dma_ready_b),
|
2017-01-31 14:22:49 +00:00
|
|
|
|
2017-04-05 12:23:14 +00:00
|
|
|
.filter_mask (filter_mask_b),
|
|
|
|
.interpolation_ratio (interpolation_ratio_b),
|
2017-08-03 14:06:47 +00:00
|
|
|
.dma_transfer_suspend (dma_transfer_suspend),
|
2019-08-05 07:44:21 +00:00
|
|
|
.start_sync_channels (start_sync_channels),
|
2019-08-19 15:35:59 +00:00
|
|
|
.trigger (trigger),
|
|
|
|
.trigger_active (trigger_active),
|
2020-08-28 20:51:18 +00:00
|
|
|
.en_start_trigger (en_start_trigger),
|
|
|
|
.en_stop_trigger (en_stop_trigger),
|
2019-08-05 07:44:21 +00:00
|
|
|
.dma_valid (dma_valid_b),
|
|
|
|
.dma_valid_adjacent (dma_valid_a),
|
2017-08-03 14:06:47 +00:00
|
|
|
.dac_correction_enable(dac_correction_enable_b),
|
2022-04-08 10:21:52 +00:00
|
|
|
.dac_correction_coefficient(dac_correction_coefficient_b));
|
2017-01-31 14:22:49 +00:00
|
|
|
|
|
|
|
axi_dac_interpolate_reg axi_dac_interpolate_reg_inst (
|
|
|
|
|
|
|
|
.clk (dac_clk),
|
|
|
|
|
|
|
|
.dac_interpolation_ratio_a (interpolation_ratio_a),
|
|
|
|
.dac_filter_mask_a (filter_mask_a),
|
|
|
|
.dac_interpolation_ratio_b (interpolation_ratio_b),
|
|
|
|
.dac_filter_mask_b (filter_mask_b),
|
|
|
|
|
|
|
|
.dma_transfer_suspend (dma_transfer_suspend),
|
2019-08-05 07:44:21 +00:00
|
|
|
.start_sync_channels (start_sync_channels),
|
2017-08-03 14:06:47 +00:00
|
|
|
.dac_correction_enable_a(dac_correction_enable_a),
|
|
|
|
.dac_correction_enable_b(dac_correction_enable_b),
|
|
|
|
.dac_correction_coefficient_a(dac_correction_coefficient_a),
|
|
|
|
.dac_correction_coefficient_b(dac_correction_coefficient_b),
|
2019-08-19 15:35:59 +00:00
|
|
|
.trigger_config (trigger_config),
|
2023-09-08 08:26:34 +00:00
|
|
|
.stop_sync_channels (stop_sync_channels),
|
2017-01-31 14:22:49 +00:00
|
|
|
|
|
|
|
.up_rstn (up_rstn),
|
|
|
|
.up_clk (up_clk),
|
|
|
|
.up_wreq (up_wreq),
|
|
|
|
.up_waddr (up_waddr),
|
|
|
|
.up_wdata (up_wdata),
|
|
|
|
.up_wack (up_wack),
|
|
|
|
.up_rreq (up_rreq),
|
|
|
|
.up_raddr (up_raddr),
|
|
|
|
.up_rdata (up_rdata),
|
|
|
|
.up_rack (up_rack));
|
|
|
|
|
2017-04-10 17:30:19 +00:00
|
|
|
up_axi #(
|
2019-07-15 15:16:07 +00:00
|
|
|
.AXI_ADDRESS_WIDTH(7)
|
2017-04-10 17:30:19 +00:00
|
|
|
) i_up_axi (
|
2017-01-31 14:22:49 +00:00
|
|
|
.up_rstn (up_rstn),
|
|
|
|
.up_clk (up_clk),
|
|
|
|
.up_axi_awvalid (s_axi_awvalid),
|
|
|
|
.up_axi_awaddr (s_axi_awaddr),
|
|
|
|
.up_axi_awready (s_axi_awready),
|
|
|
|
.up_axi_wvalid (s_axi_wvalid),
|
|
|
|
.up_axi_wdata (s_axi_wdata),
|
|
|
|
.up_axi_wstrb (s_axi_wstrb),
|
|
|
|
.up_axi_wready (s_axi_wready),
|
|
|
|
.up_axi_bvalid (s_axi_bvalid),
|
|
|
|
.up_axi_bresp (s_axi_bresp),
|
|
|
|
.up_axi_bready (s_axi_bready),
|
|
|
|
.up_axi_arvalid (s_axi_arvalid),
|
|
|
|
.up_axi_araddr (s_axi_araddr),
|
|
|
|
.up_axi_arready (s_axi_arready),
|
|
|
|
.up_axi_rvalid (s_axi_rvalid),
|
|
|
|
.up_axi_rresp (s_axi_rresp),
|
|
|
|
.up_axi_rdata (s_axi_rdata),
|
|
|
|
.up_axi_rready (s_axi_rready),
|
|
|
|
.up_wreq (up_wreq),
|
|
|
|
.up_waddr (up_waddr),
|
|
|
|
.up_wdata (up_wdata),
|
|
|
|
.up_wack (up_wack),
|
|
|
|
.up_rreq (up_rreq),
|
|
|
|
.up_raddr (up_raddr),
|
|
|
|
.up_rdata (up_rdata),
|
|
|
|
.up_rack (up_rack));
|
|
|
|
|
|
|
|
endmodule
|