2014-03-06 16:16:02 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
2017-05-17 08:44:52 +00:00
|
|
|
// Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.
|
|
|
|
//
|
2017-05-31 15:15:24 +00:00
|
|
|
// In this HDL repository, there are many different and unique modules, consisting
|
|
|
|
// of various HDL (Verilog or VHDL) components. The individual modules are
|
|
|
|
// developed independently, and may be accompanied by separate and unique license
|
|
|
|
// terms.
|
|
|
|
//
|
|
|
|
// The user should read each of these license terms, and understand the
|
2018-03-14 14:45:47 +00:00
|
|
|
// freedoms and responsibilities that he or she has by using this source/core.
|
2017-05-31 15:15:24 +00:00
|
|
|
//
|
|
|
|
// This core is distributed in the hope that it will be useful, but WITHOUT ANY
|
2017-05-29 06:55:41 +00:00
|
|
|
// WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR
|
|
|
|
// A PARTICULAR PURPOSE.
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
2017-05-29 06:55:41 +00:00
|
|
|
// Redistribution and use of source or resulting binaries, with or without modification
|
|
|
|
// of this file, are permitted under one of the following two license terms:
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
|
|
|
// 1. The GNU General Public License version 2 as published by the
|
2017-05-31 15:15:24 +00:00
|
|
|
// Free Software Foundation, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_GPL2), and also online at:
|
|
|
|
// <https://www.gnu.org/licenses/old-licenses/gpl-2.0.html>
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
|
|
|
// OR
|
|
|
|
//
|
2017-05-31 15:15:24 +00:00
|
|
|
// 2. An ADI specific BSD license, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_ADIBSD), and also on-line at:
|
2017-05-29 06:55:41 +00:00
|
|
|
// https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD
|
|
|
|
// This will allow to generate bit files and not release the source code,
|
|
|
|
// as long as it attaches to an ADI device.
|
2014-03-06 16:16:02 +00:00
|
|
|
//
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
|
2018-08-27 07:14:54 +00:00
|
|
|
`timescale 1ns/100ps
|
|
|
|
|
2022-03-22 10:27:47 +00:00
|
|
|
module src_fifo_inf #(
|
2017-07-15 07:52:12 +00:00
|
|
|
|
|
|
|
parameter ID_WIDTH = 3,
|
|
|
|
parameter DATA_WIDTH = 64,
|
|
|
|
parameter BEATS_PER_BURST_WIDTH = 4)(
|
|
|
|
|
2016-10-01 15:13:42 +00:00
|
|
|
input clk,
|
|
|
|
input resetn,
|
|
|
|
|
|
|
|
input enable,
|
|
|
|
output enabled,
|
|
|
|
|
|
|
|
input [ID_WIDTH-1:0] request_id,
|
|
|
|
output [ID_WIDTH-1:0] response_id,
|
|
|
|
input eot,
|
|
|
|
|
2018-07-27 14:06:53 +00:00
|
|
|
output bl_valid,
|
|
|
|
input bl_ready,
|
|
|
|
output [BEATS_PER_BURST_WIDTH-1:0] measured_last_burst_length,
|
|
|
|
|
2016-10-01 15:13:42 +00:00
|
|
|
input en,
|
|
|
|
input [DATA_WIDTH-1:0] din,
|
|
|
|
output reg overflow,
|
|
|
|
input sync,
|
|
|
|
output xfer_req,
|
|
|
|
|
|
|
|
output fifo_valid,
|
|
|
|
output [DATA_WIDTH-1:0] fifo_data,
|
2018-05-09 16:02:41 +00:00
|
|
|
output fifo_last,
|
2016-10-01 15:13:42 +00:00
|
|
|
|
|
|
|
input req_valid,
|
|
|
|
output req_ready,
|
|
|
|
input [BEATS_PER_BURST_WIDTH-1:0] req_last_burst_length,
|
|
|
|
input req_sync_transfer_start
|
2014-03-06 16:16:02 +00:00
|
|
|
);
|
|
|
|
|
|
|
|
wire ready;
|
2018-05-28 10:32:18 +00:00
|
|
|
wire valid;
|
2014-03-06 16:16:02 +00:00
|
|
|
|
2018-05-18 08:07:59 +00:00
|
|
|
assign enabled = enable;
|
|
|
|
|
2018-05-28 10:32:18 +00:00
|
|
|
assign valid = en & ready;
|
2014-03-06 16:16:02 +00:00
|
|
|
|
|
|
|
always @(posedge clk)
|
|
|
|
begin
|
2017-09-21 14:02:44 +00:00
|
|
|
if (enable) begin
|
|
|
|
overflow <= en & ~ready;
|
2016-10-01 15:13:42 +00:00
|
|
|
end else begin
|
2017-09-21 14:02:44 +00:00
|
|
|
overflow <= en;
|
2016-10-01 15:13:42 +00:00
|
|
|
end
|
2014-03-06 16:16:02 +00:00
|
|
|
end
|
|
|
|
|
2022-03-22 10:27:47 +00:00
|
|
|
data_mover # (
|
2016-10-01 15:13:42 +00:00
|
|
|
.ID_WIDTH(ID_WIDTH),
|
|
|
|
.DATA_WIDTH(DATA_WIDTH),
|
|
|
|
.BEATS_PER_BURST_WIDTH(BEATS_PER_BURST_WIDTH)
|
2014-03-06 16:16:02 +00:00
|
|
|
) i_data_mover (
|
2016-10-01 15:13:42 +00:00
|
|
|
.clk(clk),
|
|
|
|
.resetn(resetn),
|
|
|
|
|
|
|
|
.xfer_req(xfer_req),
|
|
|
|
|
|
|
|
.request_id(request_id),
|
|
|
|
.response_id(response_id),
|
|
|
|
.eot(eot),
|
2017-07-15 07:52:12 +00:00
|
|
|
|
2018-07-27 14:06:53 +00:00
|
|
|
.bl_valid(bl_valid),
|
|
|
|
.bl_ready(bl_ready),
|
|
|
|
.measured_last_burst_length(measured_last_burst_length),
|
|
|
|
|
2016-10-01 15:13:42 +00:00
|
|
|
.req_valid(req_valid),
|
|
|
|
.req_ready(req_ready),
|
|
|
|
.req_last_burst_length(req_last_burst_length),
|
2018-05-28 10:50:53 +00:00
|
|
|
.req_sync_transfer_start(req_sync_transfer_start),
|
|
|
|
.req_xlast(1'b0),
|
2016-10-01 15:13:42 +00:00
|
|
|
|
|
|
|
.s_axi_ready(ready),
|
2018-05-28 10:32:18 +00:00
|
|
|
.s_axi_valid(valid),
|
2016-10-01 15:13:42 +00:00
|
|
|
.s_axi_data(din),
|
2018-05-28 10:32:18 +00:00
|
|
|
.s_axi_sync(sync),
|
2018-05-28 10:50:53 +00:00
|
|
|
.s_axi_last(1'b0),
|
2018-05-28 10:32:18 +00:00
|
|
|
|
2016-10-01 15:13:42 +00:00
|
|
|
.m_axi_valid(fifo_valid),
|
|
|
|
.m_axi_data(fifo_data),
|
2018-05-09 16:02:41 +00:00
|
|
|
.m_axi_last(fifo_last)
|
2014-03-06 16:16:02 +00:00
|
|
|
);
|
|
|
|
|
|
|
|
endmodule
|