2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# adc peripherals
|
|
|
|
|
2016-11-09 14:47:31 +00:00
|
|
|
set axi_ad6676_xcvr [create_bd_cell -type ip -vlnv analog.com:user:axi_adxcvr:1.0 axi_ad6676_xcvr]
|
|
|
|
set_property -dict [list CONFIG.NUM_OF_LANES {2}] $axi_ad6676_xcvr
|
|
|
|
set_property -dict [list CONFIG.QPLL_ENABLE {0}] $axi_ad6676_xcvr
|
|
|
|
set_property -dict [list CONFIG.TX_OR_RX_N {0}] $axi_ad6676_xcvr
|
2017-03-01 09:31:09 +00:00
|
|
|
set_property -dict [list CONFIG.LPM_OR_DFE_N {0}] $axi_ad6676_xcvr
|
|
|
|
set_property -dict [list CONFIG.SYS_CLK_SEL {"00"}] $axi_ad6676_xcvr
|
|
|
|
set_property -dict [list CONFIG.OUT_CLK_SEL {"100"}] $axi_ad6676_xcvr
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2016-08-30 13:08:07 +00:00
|
|
|
set axi_ad6676_jesd [create_bd_cell -type ip -vlnv xilinx.com:ip:jesd204:7.0 axi_ad6676_jesd]
|
2015-06-26 09:04:19 +00:00
|
|
|
set_property -dict [list CONFIG.C_NODE_IS_TRANSMIT {0}] $axi_ad6676_jesd
|
|
|
|
set_property -dict [list CONFIG.C_LANES {2}] $axi_ad6676_jesd
|
|
|
|
|
2016-11-09 14:47:31 +00:00
|
|
|
set axi_ad6676_core [create_bd_cell -type ip -vlnv analog.com:user:axi_ad6676:1.0 axi_ad6676_core]
|
|
|
|
|
|
|
|
set axi_ad6676_cpack [create_bd_cell -type ip -vlnv analog.com:user:util_cpack:1.0 axi_ad6676_cpack]
|
|
|
|
set_property -dict [list CONFIG.NUM_OF_CHANNELS {2}] $axi_ad6676_cpack
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
set axi_ad6676_dma [create_bd_cell -type ip -vlnv analog.com:user:axi_dmac:1.0 axi_ad6676_dma]
|
2015-08-19 11:11:47 +00:00
|
|
|
set_property -dict [list CONFIG.DMA_TYPE_SRC {2}] $axi_ad6676_dma
|
|
|
|
set_property -dict [list CONFIG.DMA_TYPE_DEST {0}] $axi_ad6676_dma
|
|
|
|
set_property -dict [list CONFIG.ID {0}] $axi_ad6676_dma
|
|
|
|
set_property -dict [list CONFIG.AXI_SLICE_SRC {0}] $axi_ad6676_dma
|
|
|
|
set_property -dict [list CONFIG.AXI_SLICE_DEST {0}] $axi_ad6676_dma
|
|
|
|
set_property -dict [list CONFIG.SYNC_TRANSFER_START {1}] $axi_ad6676_dma
|
|
|
|
set_property -dict [list CONFIG.DMA_LENGTH_WIDTH {24}] $axi_ad6676_dma
|
2015-08-20 07:13:39 +00:00
|
|
|
set_property -dict [list CONFIG.DMA_2D_TRANSFER {0}] $axi_ad6676_dma
|
2015-08-19 11:11:47 +00:00
|
|
|
set_property -dict [list CONFIG.CYCLIC {0}] $axi_ad6676_dma
|
|
|
|
set_property -dict [list CONFIG.DMA_DATA_WIDTH_SRC {64}] $axi_ad6676_dma
|
|
|
|
set_property -dict [list CONFIG.DMA_DATA_WIDTH_DEST {64}] $axi_ad6676_dma
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2016-11-09 14:47:31 +00:00
|
|
|
# transceiver core
|
2015-09-25 11:44:46 +00:00
|
|
|
|
2016-11-09 14:47:31 +00:00
|
|
|
set util_ad6676_xcvr [create_bd_cell -type ip -vlnv analog.com:user:util_adxcvr:1.0 util_ad6676_xcvr]
|
2016-11-23 16:06:22 +00:00
|
|
|
set_property -dict [list CONFIG.QPLL_FBDIV {"0010000000"}] $util_ad6676_xcvr
|
|
|
|
set_property -dict [list CONFIG.CPLL_FBDIV {2}] $util_ad6676_xcvr
|
2016-12-14 15:34:36 +00:00
|
|
|
set_property -dict [list CONFIG.CPLL_FBDIV_4_5 {5}] $util_ad6676_xcvr
|
2016-11-09 14:47:31 +00:00
|
|
|
set_property -dict [list CONFIG.TX_NUM_OF_LANES {0}] $util_ad6676_xcvr
|
2016-11-23 16:06:22 +00:00
|
|
|
set_property -dict [list CONFIG.RX_NUM_OF_LANES {2}] $util_ad6676_xcvr
|
|
|
|
set_property -dict [list CONFIG.RX_OUT_DIV {1}] $util_ad6676_xcvr
|
2016-12-14 15:34:36 +00:00
|
|
|
set_property -dict [list CONFIG.RX_CLK25_DIV {8}] $util_ad6676_xcvr
|
2016-11-23 16:06:22 +00:00
|
|
|
set_property -dict [list CONFIG.RX_DFE_LPM_CFG {0x0904}] $util_ad6676_xcvr
|
2016-12-14 15:34:36 +00:00
|
|
|
set_property -dict [list CONFIG.RX_CDR_CFG {0x03000023ff20400020}] $util_ad6676_xcvr
|
2016-11-23 16:06:22 +00:00
|
|
|
|
|
|
|
# reference clocks & resets
|
|
|
|
|
|
|
|
create_bd_port -dir I rx_ref_clk_0
|
2016-12-19 10:52:25 +00:00
|
|
|
create_bd_port -dir O rx_core_clk
|
2015-09-25 11:44:46 +00:00
|
|
|
|
2016-11-23 16:06:22 +00:00
|
|
|
ad_xcvrpll rx_ref_clk_0 util_ad6676_xcvr/qpll_ref_clk_*
|
|
|
|
ad_xcvrpll rx_ref_clk_0 util_ad6676_xcvr/cpll_ref_clk_*
|
|
|
|
ad_xcvrpll axi_ad6676_xcvr/up_pll_rst util_ad6676_xcvr/up_qpll_rst_*
|
|
|
|
ad_xcvrpll axi_ad6676_xcvr/up_pll_rst util_ad6676_xcvr/up_cpll_rst_*
|
2016-11-09 14:47:31 +00:00
|
|
|
ad_connect sys_cpu_resetn util_ad6676_xcvr/up_rstn
|
|
|
|
ad_connect sys_cpu_clk util_ad6676_xcvr/up_clk
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# connections (adc)
|
|
|
|
|
2016-11-23 16:06:22 +00:00
|
|
|
ad_xcvrcon util_ad6676_xcvr axi_ad6676_xcvr axi_ad6676_jesd
|
|
|
|
ad_connect util_ad6676_xcvr/rx_out_clk_0 axi_ad6676_core/rx_clk
|
2016-12-19 10:52:25 +00:00
|
|
|
ad_connect util_ad6676_xcvr/rx_out_clk_0 rx_core_clk
|
2016-11-23 16:06:22 +00:00
|
|
|
ad_connect axi_ad6676_jesd/rx_start_of_frame axi_ad6676_core/rx_sof
|
|
|
|
ad_connect axi_ad6676_jesd/rx_tdata axi_ad6676_core/rx_data
|
|
|
|
ad_connect util_ad6676_xcvr/rx_out_clk_0 axi_ad6676_cpack/adc_clk
|
|
|
|
ad_connect axi_ad6676_jesd_rstgen/peripheral_reset axi_ad6676_cpack/adc_rst
|
|
|
|
ad_connect axi_ad6676_core/adc_enable_0 axi_ad6676_cpack/adc_enable_0
|
|
|
|
ad_connect axi_ad6676_core/adc_valid_0 axi_ad6676_cpack/adc_valid_0
|
|
|
|
ad_connect axi_ad6676_core/adc_data_0 axi_ad6676_cpack/adc_data_0
|
|
|
|
ad_connect axi_ad6676_core/adc_enable_1 axi_ad6676_cpack/adc_enable_1
|
|
|
|
ad_connect axi_ad6676_core/adc_valid_1 axi_ad6676_cpack/adc_valid_1
|
|
|
|
ad_connect axi_ad6676_core/adc_data_1 axi_ad6676_cpack/adc_data_1
|
|
|
|
ad_connect axi_ad6676_core/adc_clk axi_ad6676_dma/fifo_wr_clk
|
|
|
|
ad_connect axi_ad6676_dma/fifo_wr_en axi_ad6676_cpack/adc_valid
|
|
|
|
ad_connect axi_ad6676_dma/fifo_wr_sync axi_ad6676_cpack/adc_sync
|
|
|
|
ad_connect axi_ad6676_dma/fifo_wr_din axi_ad6676_cpack/adc_data
|
|
|
|
ad_connect axi_ad6676_core/adc_dovf axi_ad6676_dma/fifo_wr_overflow
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# interconnect (cpu)
|
|
|
|
|
2016-11-09 14:47:31 +00:00
|
|
|
ad_cpu_interconnect 0x44A60000 axi_ad6676_xcvr
|
2015-06-26 09:04:19 +00:00
|
|
|
ad_cpu_interconnect 0x44A10000 axi_ad6676_core
|
|
|
|
ad_cpu_interconnect 0x44A91000 axi_ad6676_jesd
|
|
|
|
ad_cpu_interconnect 0x7c420000 axi_ad6676_dma
|
|
|
|
|
2016-11-09 14:47:31 +00:00
|
|
|
# xcvr uses hp3, and 100MHz clock for both DRP and AXI4
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
ad_mem_hp3_interconnect sys_cpu_clk sys_ps7/S_AXI_HP3
|
2016-11-09 14:47:31 +00:00
|
|
|
ad_mem_hp3_interconnect sys_cpu_clk axi_ad6676_xcvr/m_axi
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
# interconnect (adc)
|
|
|
|
|
|
|
|
ad_mem_hp2_interconnect sys_200m_clk sys_ps7/S_AXI_HP2
|
|
|
|
ad_mem_hp2_interconnect sys_200m_clk axi_ad6676_dma/m_dest_axi
|
|
|
|
ad_connect sys_cpu_resetn axi_ad6676_dma/m_dest_axi_aresetn
|
|
|
|
|
|
|
|
# interrupts
|
|
|
|
|
|
|
|
ad_cpu_interrupt ps-13 mb-13 axi_ad6676_dma/irq
|
|
|
|
|