2015-05-12 19:06:39 +00:00
|
|
|
|
|
|
|
|
2017-05-12 17:25:17 +00:00
|
|
|
package require qsys
|
2019-01-11 08:54:16 +00:00
|
|
|
package require quartus::device
|
|
|
|
|
2015-05-12 19:06:39 +00:00
|
|
|
source ../scripts/adi_env.tcl
|
2015-05-20 14:41:21 +00:00
|
|
|
source ../scripts/adi_ip_alt.tcl
|
2015-05-12 19:06:39 +00:00
|
|
|
|
|
|
|
set_module_property NAME axi_ad9680
|
|
|
|
set_module_property DESCRIPTION "AXI AD9680 Interface"
|
|
|
|
set_module_property VERSION 1.0
|
2015-07-17 14:07:15 +00:00
|
|
|
set_module_property GROUP "Analog Devices"
|
2015-05-12 19:06:39 +00:00
|
|
|
set_module_property DISPLAY_NAME axi_ad9680
|
2019-01-11 08:54:16 +00:00
|
|
|
set_module_property VALIDATION_CALLBACK info_param_validate
|
2015-05-12 19:06:39 +00:00
|
|
|
|
|
|
|
# files
|
|
|
|
|
|
|
|
add_fileset quartus_synth QUARTUS_SYNTH "" "Quartus Synthesis"
|
|
|
|
set_fileset_property quartus_synth TOP_LEVEL axi_ad9680
|
2015-06-04 14:49:17 +00:00
|
|
|
add_fileset_file ad_rst.v VERILOG PATH $ad_hdl_dir/library/common/ad_rst.v
|
2018-10-26 09:52:58 +00:00
|
|
|
add_fileset_file ad_perfect_shuffle.v VERILOG PATH $ad_hdl_dir/library/common/ad_perfect_shuffle.v
|
2015-05-12 19:06:39 +00:00
|
|
|
add_fileset_file ad_pnmon.v VERILOG PATH $ad_hdl_dir/library/common/ad_pnmon.v
|
|
|
|
add_fileset_file ad_datafmt.v VERILOG PATH $ad_hdl_dir/library/common/ad_datafmt.v
|
|
|
|
add_fileset_file up_axi.v VERILOG PATH $ad_hdl_dir/library/common/up_axi.v
|
|
|
|
add_fileset_file up_xfer_cntrl.v VERILOG PATH $ad_hdl_dir/library/common/up_xfer_cntrl.v
|
|
|
|
add_fileset_file up_xfer_status.v VERILOG PATH $ad_hdl_dir/library/common/up_xfer_status.v
|
|
|
|
add_fileset_file up_clock_mon.v VERILOG PATH $ad_hdl_dir/library/common/up_clock_mon.v
|
|
|
|
add_fileset_file up_adc_common.v VERILOG PATH $ad_hdl_dir/library/common/up_adc_common.v
|
|
|
|
add_fileset_file up_adc_channel.v VERILOG PATH $ad_hdl_dir/library/common/up_adc_channel.v
|
2016-08-01 12:05:30 +00:00
|
|
|
add_fileset_file ad_xcvr_rx_if.v VERILOG PATH $ad_hdl_dir/library/common/ad_xcvr_rx_if.v
|
2017-05-05 16:56:04 +00:00
|
|
|
|
|
|
|
add_fileset_file ad_ip_jesd204_adc_pnmon.v VERILOG PATH $ad_hdl_dir/library/jesd204/ad_ip_jesd204_tpl_adc/ad_ip_jesd204_tpl_adc_pnmon.v
|
|
|
|
add_fileset_file ad_ip_jesd204_adc_channel.v VERILOG PATH $ad_hdl_dir/library/jesd204/ad_ip_jesd204_tpl_adc/ad_ip_jesd204_tpl_adc_channel.v
|
|
|
|
add_fileset_file ad_ip_jesd204_adc_core.v VERILOG PATH $ad_hdl_dir/library/jesd204/ad_ip_jesd204_tpl_adc/ad_ip_jesd204_tpl_adc_core.v
|
|
|
|
add_fileset_file ad_ip_jesd204_adc_deframer.v VERILOG PATH $ad_hdl_dir/library/jesd204/ad_ip_jesd204_tpl_adc/ad_ip_jesd204_tpl_adc_deframer.v
|
|
|
|
add_fileset_file ad_ip_jesd204_adc_regmap.v VERILOG PATH $ad_hdl_dir/library/jesd204/ad_ip_jesd204_tpl_adc/ad_ip_jesd204_tpl_adc_regmap.v
|
|
|
|
add_fileset_file ad_ip_jesd204_adc.v VERILOG PATH $ad_hdl_dir/library/jesd204/ad_ip_jesd204_tpl_adc/ad_ip_jesd204_tpl_adc.v
|
|
|
|
|
2015-05-12 19:06:39 +00:00
|
|
|
add_fileset_file axi_ad9680.v VERILOG PATH axi_ad9680.v TOP_LEVEL_FILE
|
2018-08-13 13:59:02 +00:00
|
|
|
add_fileset_file up_xfer_cntrl_constr.sdc SDC PATH $ad_hdl_dir/library/intel/common/up_xfer_cntrl_constr.sdc
|
|
|
|
add_fileset_file up_xfer_status_constr.sdc SDC PATH $ad_hdl_dir/library/intel/common/up_xfer_status_constr.sdc
|
|
|
|
add_fileset_file up_clock_mon_constr.sdc SDC PATH $ad_hdl_dir/library/intel/common/up_clock_mon_constr.sdc
|
|
|
|
add_fileset_file up_rst_constr.sdc SDC PATH $ad_hdl_dir/library/intel/common/up_rst_constr.sdc
|
2015-05-12 19:06:39 +00:00
|
|
|
|
|
|
|
# parameters
|
|
|
|
|
2015-08-19 11:11:47 +00:00
|
|
|
add_parameter ID INTEGER 0
|
|
|
|
set_parameter_property ID DEFAULT_VALUE 0
|
|
|
|
set_parameter_property ID DISPLAY_NAME ID
|
|
|
|
set_parameter_property ID TYPE INTEGER
|
|
|
|
set_parameter_property ID UNITS None
|
|
|
|
set_parameter_property ID HDL_PARAMETER true
|
2015-05-12 19:06:39 +00:00
|
|
|
|
2019-01-11 08:54:16 +00:00
|
|
|
adi_add_auto_fpga_spec_params
|
|
|
|
|
2015-05-12 19:06:39 +00:00
|
|
|
# axi4 slave
|
|
|
|
|
2017-07-20 13:25:53 +00:00
|
|
|
ad_ip_intf_s_axi s_axi_aclk s_axi_aresetn
|
2015-05-12 19:06:39 +00:00
|
|
|
|
|
|
|
# transceiver interface
|
|
|
|
|
2015-07-13 14:03:38 +00:00
|
|
|
ad_alt_intf clock rx_clk input 1
|
2016-08-01 12:05:30 +00:00
|
|
|
ad_alt_intf signal rx_sof input 4 export
|
|
|
|
|
2016-09-12 18:52:28 +00:00
|
|
|
add_interface if_rx_data avalon_streaming sink
|
|
|
|
add_interface_port if_rx_data rx_data data input 128
|
|
|
|
add_interface_port if_rx_data rx_valid valid input 1
|
|
|
|
add_interface_port if_rx_data rx_ready ready output 1
|
|
|
|
set_interface_property if_rx_data associatedClock if_rx_clk
|
|
|
|
set_interface_property if_rx_data dataBitsPerSymbol 128
|
2015-05-12 19:06:39 +00:00
|
|
|
|
|
|
|
# dma interface
|
|
|
|
|
2017-07-31 14:00:36 +00:00
|
|
|
ad_alt_intf clock adc_clk output 1
|
2015-11-24 09:45:12 +00:00
|
|
|
|
2016-05-23 14:55:07 +00:00
|
|
|
add_interface adc_ch_0 conduit end
|
|
|
|
add_interface_port adc_ch_0 adc_enable_0 enable Output 1
|
|
|
|
add_interface_port adc_ch_0 adc_valid_0 valid Output 1
|
|
|
|
add_interface_port adc_ch_0 adc_data_0 data Output 64
|
|
|
|
|
|
|
|
set_interface_property adc_ch_0 associatedClock if_rx_clk
|
|
|
|
set_interface_property adc_ch_0 associatedReset none
|
|
|
|
|
|
|
|
add_interface adc_ch_1 conduit end
|
|
|
|
add_interface_port adc_ch_1 adc_enable_1 enable Output 1
|
|
|
|
add_interface_port adc_ch_1 adc_valid_1 valid Output 1
|
|
|
|
add_interface_port adc_ch_1 adc_data_1 data Output 64
|
|
|
|
|
|
|
|
set_interface_property adc_ch_1 associatedClock if_rx_clk
|
|
|
|
set_interface_property adc_ch_1 associatedReset none
|
|
|
|
|
|
|
|
ad_alt_intf signal adc_dovf input 1 ovf
|
2015-05-12 19:06:39 +00:00
|
|
|
|