2015-06-26 09:04:19 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
2017-05-17 08:44:52 +00:00
|
|
|
// Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.
|
|
|
|
//
|
2017-05-31 15:15:24 +00:00
|
|
|
// In this HDL repository, there are many different and unique modules, consisting
|
|
|
|
// of various HDL (Verilog or VHDL) components. The individual modules are
|
|
|
|
// developed independently, and may be accompanied by separate and unique license
|
|
|
|
// terms.
|
|
|
|
//
|
|
|
|
// The user should read each of these license terms, and understand the
|
|
|
|
// freedoms and responsabilities that he or she has by using this source/core.
|
|
|
|
//
|
|
|
|
// This core is distributed in the hope that it will be useful, but WITHOUT ANY
|
2017-05-29 06:55:41 +00:00
|
|
|
// WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR
|
|
|
|
// A PARTICULAR PURPOSE.
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
2017-05-29 06:55:41 +00:00
|
|
|
// Redistribution and use of source or resulting binaries, with or without modification
|
|
|
|
// of this file, are permitted under one of the following two license terms:
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
|
|
|
// 1. The GNU General Public License version 2 as published by the
|
2017-05-31 15:15:24 +00:00
|
|
|
// Free Software Foundation, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_GPL2), and also online at:
|
|
|
|
// <https://www.gnu.org/licenses/old-licenses/gpl-2.0.html>
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
|
|
|
// OR
|
|
|
|
//
|
2017-05-31 15:15:24 +00:00
|
|
|
// 2. An ADI specific BSD license, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_ADIBSD), and also on-line at:
|
2017-05-29 06:55:41 +00:00
|
|
|
// https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD
|
|
|
|
// This will allow to generate bit files and not release the source code,
|
|
|
|
// as long as it attaches to an ADI device.
|
2015-06-26 09:04:19 +00:00
|
|
|
//
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
|
|
|
|
`timescale 1ns/100ps
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
module up_hdmi_tx #(
|
|
|
|
|
|
|
|
parameter ID = 0) (
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// hdmi interface
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
input hdmi_clk,
|
|
|
|
output hdmi_rst,
|
|
|
|
output hdmi_csc_bypass,
|
|
|
|
output hdmi_ss_bypass,
|
|
|
|
output [ 1:0] hdmi_srcsel,
|
|
|
|
output [23:0] hdmi_const_rgb,
|
|
|
|
output [15:0] hdmi_hl_active,
|
|
|
|
output [15:0] hdmi_hl_width,
|
|
|
|
output [15:0] hdmi_hs_width,
|
|
|
|
output [15:0] hdmi_he_max,
|
|
|
|
output [15:0] hdmi_he_min,
|
|
|
|
output [15:0] hdmi_vf_active,
|
|
|
|
output [15:0] hdmi_vf_width,
|
|
|
|
output [15:0] hdmi_vs_width,
|
|
|
|
output [15:0] hdmi_ve_max,
|
|
|
|
output [15:0] hdmi_ve_min,
|
|
|
|
output [23:0] hdmi_clip_max,
|
|
|
|
output [23:0] hdmi_clip_min,
|
|
|
|
input hdmi_status,
|
|
|
|
input hdmi_tpm_oos,
|
|
|
|
input [31:0] hdmi_clk_ratio,
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// vdma interface
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
input vdma_clk,
|
|
|
|
output vdma_rst,
|
|
|
|
input vdma_ovf,
|
|
|
|
input vdma_unf,
|
|
|
|
input vdma_tpm_oos,
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// bus interface
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
input up_rstn,
|
|
|
|
input up_clk,
|
|
|
|
input up_wreq,
|
|
|
|
input [13:0] up_waddr,
|
|
|
|
input [31:0] up_wdata,
|
|
|
|
output reg up_wack,
|
|
|
|
input up_rreq,
|
|
|
|
input [13:0] up_raddr,
|
|
|
|
output reg [31:0] up_rdata,
|
|
|
|
output reg up_rack);
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
localparam PCORE_VERSION = 32'h00040063;
|
|
|
|
|
|
|
|
// internal registers
|
|
|
|
|
2015-08-27 17:16:23 +00:00
|
|
|
reg up_core_preset = 'd0;
|
2015-06-26 09:04:19 +00:00
|
|
|
reg [31:0] up_scratch = 'd0;
|
|
|
|
reg up_resetn = 'd0;
|
|
|
|
reg up_csc_bypass = 'd0;
|
2015-06-30 19:11:58 +00:00
|
|
|
reg up_ss_bypass = 'd0;
|
2015-06-26 09:04:19 +00:00
|
|
|
reg [ 1:0] up_srcsel = 'd1;
|
|
|
|
reg [23:0] up_const_rgb = 'd0;
|
|
|
|
reg up_vdma_ovf = 'd0;
|
|
|
|
reg up_vdma_unf = 'd0;
|
|
|
|
reg up_hdmi_tpm_oos = 'd0;
|
|
|
|
reg up_vdma_tpm_oos = 'd0;
|
|
|
|
reg [15:0] up_hl_active = 'd0;
|
|
|
|
reg [15:0] up_hl_width = 'd0;
|
|
|
|
reg [15:0] up_hs_width = 'd0;
|
|
|
|
reg [15:0] up_he_max = 'd0;
|
|
|
|
reg [15:0] up_he_min = 'd0;
|
|
|
|
reg [15:0] up_vf_active = 'd0;
|
|
|
|
reg [15:0] up_vf_width = 'd0;
|
|
|
|
reg [15:0] up_vs_width = 'd0;
|
|
|
|
reg [15:0] up_ve_max = 'd0;
|
|
|
|
reg [15:0] up_ve_min = 'd0;
|
2016-04-12 19:01:07 +00:00
|
|
|
reg [23:0] up_clip_max = 'd0;
|
|
|
|
reg [23:0] up_clip_min = 'd0;
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// internal signals
|
|
|
|
|
|
|
|
wire up_wreq_s;
|
|
|
|
wire up_rreq_s;
|
|
|
|
wire up_hdmi_status_s;
|
|
|
|
wire up_hdmi_tpm_oos_s;
|
|
|
|
wire [31:0] up_hdmi_clk_count_s;
|
|
|
|
wire up_vdma_ovf_s;
|
|
|
|
wire up_vdma_unf_s;
|
|
|
|
wire up_vdma_tpm_oos_s;
|
|
|
|
|
|
|
|
// decode block select
|
|
|
|
|
|
|
|
assign up_wreq_s = (up_waddr[13:12] == 2'd0) ? up_wreq : 1'b0;
|
|
|
|
assign up_rreq_s = (up_raddr[13:12] == 2'd0) ? up_rreq : 1'b0;
|
|
|
|
|
|
|
|
// processor write interface
|
|
|
|
|
|
|
|
always @(negedge up_rstn or posedge up_clk) begin
|
|
|
|
if (up_rstn == 0) begin
|
2015-08-27 17:16:23 +00:00
|
|
|
up_core_preset <= 1'd1;
|
2015-06-26 09:04:19 +00:00
|
|
|
up_wack <= 'd0;
|
|
|
|
up_scratch <= 'd0;
|
|
|
|
up_resetn <= 'd0;
|
|
|
|
up_csc_bypass <= 'd0;
|
2015-06-30 19:11:58 +00:00
|
|
|
up_ss_bypass <= 'd0;
|
2015-06-26 09:04:19 +00:00
|
|
|
up_srcsel <= 'd1;
|
|
|
|
up_const_rgb <= 'd0;
|
|
|
|
up_vdma_ovf <= 'd0;
|
|
|
|
up_vdma_unf <= 'd0;
|
|
|
|
up_hdmi_tpm_oos <= 'd0;
|
|
|
|
up_vdma_tpm_oos <= 'd0;
|
|
|
|
up_hl_active <= 'd0;
|
|
|
|
up_hl_width <= 'd0;
|
|
|
|
up_hs_width <= 'd0;
|
|
|
|
up_he_max <= 'd0;
|
|
|
|
up_he_min <= 'd0;
|
|
|
|
up_vf_active <= 'd0;
|
|
|
|
up_vf_width <= 'd0;
|
|
|
|
up_vs_width <= 'd0;
|
|
|
|
up_ve_max <= 'd0;
|
|
|
|
up_ve_min <= 'd0;
|
2016-04-12 19:01:07 +00:00
|
|
|
up_clip_max <= 24'hf0ebf0;
|
|
|
|
up_clip_min <= 24'h101010;
|
2015-06-26 09:04:19 +00:00
|
|
|
end else begin
|
2015-08-27 17:16:23 +00:00
|
|
|
up_core_preset <= ~up_resetn;
|
2015-06-26 09:04:19 +00:00
|
|
|
up_wack <= up_wreq_s;
|
|
|
|
if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h002)) begin
|
|
|
|
up_scratch <= up_wdata;
|
|
|
|
end
|
|
|
|
if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h010)) begin
|
|
|
|
up_resetn <= up_wdata[0];
|
|
|
|
end
|
|
|
|
if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h011)) begin
|
2015-06-30 19:11:58 +00:00
|
|
|
up_ss_bypass <= up_wdata[2];
|
2015-06-26 09:04:19 +00:00
|
|
|
up_csc_bypass <= up_wdata[0];
|
|
|
|
end
|
|
|
|
if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h012)) begin
|
|
|
|
up_srcsel <= up_wdata[1:0];
|
|
|
|
end
|
|
|
|
if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h013)) begin
|
|
|
|
up_const_rgb <= up_wdata[23:0];
|
|
|
|
end
|
|
|
|
if (up_vdma_ovf_s == 1'b1) begin
|
|
|
|
up_vdma_ovf <= 1'b1;
|
|
|
|
end else if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h018)) begin
|
|
|
|
up_vdma_ovf <= up_vdma_ovf & ~up_wdata[1];
|
|
|
|
end
|
|
|
|
if (up_vdma_unf_s == 1'b1) begin
|
|
|
|
up_vdma_unf <= 1'b1;
|
|
|
|
end else if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h018)) begin
|
|
|
|
up_vdma_unf <= up_vdma_unf & ~up_wdata[0];
|
|
|
|
end
|
|
|
|
if (up_hdmi_tpm_oos_s == 1'b1) begin
|
|
|
|
up_hdmi_tpm_oos <= 1'b1;
|
|
|
|
end else if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h019)) begin
|
|
|
|
up_hdmi_tpm_oos <= up_hdmi_tpm_oos & ~up_wdata[1];
|
|
|
|
end
|
|
|
|
if (up_vdma_tpm_oos_s == 1'b1) begin
|
|
|
|
up_vdma_tpm_oos <= 1'b1;
|
|
|
|
end else if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h019)) begin
|
|
|
|
up_vdma_tpm_oos <= up_vdma_tpm_oos & ~up_wdata[0];
|
|
|
|
end
|
2016-04-12 19:01:07 +00:00
|
|
|
if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h01a)) begin
|
|
|
|
up_clip_max <= up_wdata[23:0];
|
|
|
|
end
|
2016-10-01 15:13:42 +00:00
|
|
|
if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h01b)) begin
|
2016-04-12 19:01:07 +00:00
|
|
|
up_clip_min <= up_wdata[23:0];
|
|
|
|
end
|
2015-06-26 09:04:19 +00:00
|
|
|
if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h100)) begin
|
|
|
|
up_hl_active <= up_wdata[31:16];
|
|
|
|
up_hl_width <= up_wdata[15:0];
|
|
|
|
end
|
|
|
|
if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h101)) begin
|
|
|
|
up_hs_width <= up_wdata[15:0];
|
|
|
|
end
|
|
|
|
if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h102)) begin
|
|
|
|
up_he_max <= up_wdata[31:16];
|
|
|
|
up_he_min <= up_wdata[15:0];
|
|
|
|
end
|
|
|
|
if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h110)) begin
|
|
|
|
up_vf_active <= up_wdata[31:16];
|
|
|
|
up_vf_width <= up_wdata[15:0];
|
|
|
|
end
|
|
|
|
if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h111)) begin
|
|
|
|
up_vs_width <= up_wdata[15:0];
|
|
|
|
end
|
|
|
|
if ((up_wreq_s == 1'b1) && (up_waddr[11:0] == 12'h112)) begin
|
|
|
|
up_ve_max <= up_wdata[31:16];
|
|
|
|
up_ve_min <= up_wdata[15:0];
|
|
|
|
end
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
// processor read interface
|
|
|
|
|
|
|
|
always @(negedge up_rstn or posedge up_clk) begin
|
|
|
|
if (up_rstn == 0) begin
|
|
|
|
up_rack <= 'd0;
|
|
|
|
up_rdata <= 'd0;
|
|
|
|
end else begin
|
|
|
|
up_rack <= up_rreq_s;
|
|
|
|
if (up_rreq_s == 1'b1) begin
|
|
|
|
case (up_raddr[11:0])
|
|
|
|
12'h000: up_rdata <= PCORE_VERSION;
|
2015-08-19 11:11:47 +00:00
|
|
|
12'h001: up_rdata <= ID;
|
2015-06-26 09:04:19 +00:00
|
|
|
12'h002: up_rdata <= up_scratch;
|
|
|
|
12'h010: up_rdata <= {31'd0, up_resetn};
|
2016-05-27 11:04:40 +00:00
|
|
|
12'h011: up_rdata <= {29'd0, up_ss_bypass, 1'b0, up_csc_bypass};
|
2015-06-26 09:04:19 +00:00
|
|
|
12'h012: up_rdata <= {30'd0, up_srcsel};
|
|
|
|
12'h013: up_rdata <= {8'd0, up_const_rgb};
|
|
|
|
12'h015: up_rdata <= up_hdmi_clk_count_s;
|
|
|
|
12'h016: up_rdata <= hdmi_clk_ratio;
|
|
|
|
12'h017: up_rdata <= {31'd0, up_hdmi_status_s};
|
|
|
|
12'h018: up_rdata <= {30'd0, up_vdma_ovf, up_vdma_unf};
|
|
|
|
12'h019: up_rdata <= {30'd0, up_hdmi_tpm_oos, up_vdma_tpm_oos};
|
2016-04-12 19:01:07 +00:00
|
|
|
12'h01a: up_rdata <= {8'd0, up_clip_max};
|
|
|
|
12'h01b: up_rdata <= {8'd0, up_clip_min};
|
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
12'h100: up_rdata <= {up_hl_active, up_hl_width};
|
|
|
|
12'h101: up_rdata <= {16'd0, up_hs_width};
|
|
|
|
12'h102: up_rdata <= {up_he_max, up_he_min};
|
|
|
|
12'h110: up_rdata <= {up_vf_active, up_vf_width};
|
|
|
|
12'h111: up_rdata <= {16'd0, up_vs_width};
|
|
|
|
12'h112: up_rdata <= {up_ve_max, up_ve_min};
|
|
|
|
default: up_rdata <= 0;
|
|
|
|
endcase
|
|
|
|
end else begin
|
|
|
|
up_rdata <= 32'd0;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
// resets
|
|
|
|
|
2015-08-27 17:16:23 +00:00
|
|
|
ad_rst i_core_rst_reg (.preset(up_core_preset), .clk(hdmi_clk), .rst(hdmi_rst));
|
|
|
|
ad_rst i_vdma_rst_reg (.preset(up_core_preset), .clk(vdma_clk), .rst(vdma_rst));
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// hdmi control & status
|
|
|
|
|
2016-06-14 11:27:03 +00:00
|
|
|
up_xfer_cntrl #(.DATA_WIDTH(236)) i_xfer_cntrl (
|
2015-06-26 09:04:19 +00:00
|
|
|
.up_rstn (up_rstn),
|
|
|
|
.up_clk (up_clk),
|
2015-06-30 19:11:58 +00:00
|
|
|
.up_data_cntrl ({ up_ss_bypass,
|
2015-06-26 09:04:19 +00:00
|
|
|
up_csc_bypass,
|
|
|
|
up_srcsel,
|
|
|
|
up_const_rgb,
|
|
|
|
up_hl_active,
|
|
|
|
up_hl_width,
|
|
|
|
up_hs_width,
|
|
|
|
up_he_max,
|
|
|
|
up_he_min,
|
|
|
|
up_vf_active,
|
|
|
|
up_vf_width,
|
|
|
|
up_vs_width,
|
|
|
|
up_ve_max,
|
2016-04-12 19:01:07 +00:00
|
|
|
up_ve_min,
|
|
|
|
up_clip_max,
|
|
|
|
up_clip_min}),
|
2015-06-26 09:04:19 +00:00
|
|
|
.up_xfer_done (),
|
|
|
|
.d_rst (hdmi_rst),
|
|
|
|
.d_clk (hdmi_clk),
|
2015-06-30 19:11:58 +00:00
|
|
|
.d_data_cntrl ({ hdmi_ss_bypass,
|
2015-06-26 09:04:19 +00:00
|
|
|
hdmi_csc_bypass,
|
|
|
|
hdmi_srcsel,
|
|
|
|
hdmi_const_rgb,
|
|
|
|
hdmi_hl_active,
|
|
|
|
hdmi_hl_width,
|
|
|
|
hdmi_hs_width,
|
|
|
|
hdmi_he_max,
|
|
|
|
hdmi_he_min,
|
|
|
|
hdmi_vf_active,
|
|
|
|
hdmi_vf_width,
|
|
|
|
hdmi_vs_width,
|
|
|
|
hdmi_ve_max,
|
2016-04-12 19:01:07 +00:00
|
|
|
hdmi_ve_min,
|
|
|
|
hdmi_clip_max,
|
|
|
|
hdmi_clip_min}));
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2015-08-27 17:16:23 +00:00
|
|
|
up_xfer_status #(.DATA_WIDTH(2)) i_xfer_status (
|
2015-06-26 09:04:19 +00:00
|
|
|
.up_rstn (up_rstn),
|
|
|
|
.up_clk (up_clk),
|
|
|
|
.up_data_status ({up_hdmi_status_s,
|
|
|
|
up_hdmi_tpm_oos_s}),
|
|
|
|
.d_rst (hdmi_rst),
|
|
|
|
.d_clk (hdmi_clk),
|
|
|
|
.d_data_status ({ hdmi_status,
|
|
|
|
hdmi_tpm_oos}));
|
|
|
|
|
|
|
|
// hdmi clock monitor
|
|
|
|
|
2015-08-27 17:16:23 +00:00
|
|
|
up_clock_mon i_clock_mon (
|
2015-06-26 09:04:19 +00:00
|
|
|
.up_rstn (up_rstn),
|
|
|
|
.up_clk (up_clk),
|
|
|
|
.up_d_count (up_hdmi_clk_count_s),
|
|
|
|
.d_rst (hdmi_rst),
|
|
|
|
.d_clk (hdmi_clk));
|
|
|
|
|
|
|
|
// vdma control & status
|
|
|
|
|
|
|
|
up_xfer_status #(.DATA_WIDTH(3)) i_vdma_xfer_status (
|
|
|
|
.up_rstn (up_rstn),
|
|
|
|
.up_clk (up_clk),
|
|
|
|
.up_data_status ({up_vdma_ovf_s,
|
|
|
|
up_vdma_unf_s,
|
|
|
|
up_vdma_tpm_oos_s}),
|
2015-08-13 16:59:34 +00:00
|
|
|
.d_rst (vdma_rst),
|
|
|
|
.d_clk (vdma_clk),
|
2015-06-26 09:04:19 +00:00
|
|
|
.d_data_status ({ vdma_ovf,
|
|
|
|
vdma_unf,
|
|
|
|
vdma_tpm_oos}));
|
|
|
|
|
|
|
|
endmodule
|
|
|
|
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|