2015-06-26 09:04:19 +00:00
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
2017-05-17 08:44:52 +00:00
|
|
|
// Copyright 2014 - 2017 (c) Analog Devices, Inc. All rights reserved.
|
2015-11-04 11:31:50 +00:00
|
|
|
//
|
2017-05-31 15:15:24 +00:00
|
|
|
// In this HDL repository, there are many different and unique modules, consisting
|
|
|
|
// of various HDL (Verilog or VHDL) components. The individual modules are
|
|
|
|
// developed independently, and may be accompanied by separate and unique license
|
|
|
|
// terms.
|
|
|
|
//
|
|
|
|
// The user should read each of these license terms, and understand the
|
2018-03-14 14:45:47 +00:00
|
|
|
// freedoms and responsibilities that he or she has by using this source/core.
|
2017-05-31 15:15:24 +00:00
|
|
|
//
|
|
|
|
// This core is distributed in the hope that it will be useful, but WITHOUT ANY
|
2017-05-29 06:55:41 +00:00
|
|
|
// WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR
|
|
|
|
// A PARTICULAR PURPOSE.
|
2015-11-04 11:31:50 +00:00
|
|
|
//
|
2017-05-29 06:55:41 +00:00
|
|
|
// Redistribution and use of source or resulting binaries, with or without modification
|
|
|
|
// of this file, are permitted under one of the following two license terms:
|
2015-11-04 11:31:50 +00:00
|
|
|
//
|
2017-05-17 08:44:52 +00:00
|
|
|
// 1. The GNU General Public License version 2 as published by the
|
2017-05-31 15:15:24 +00:00
|
|
|
// Free Software Foundation, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_GPL2), and also online at:
|
|
|
|
// <https://www.gnu.org/licenses/old-licenses/gpl-2.0.html>
|
2017-05-17 08:44:52 +00:00
|
|
|
//
|
|
|
|
// OR
|
|
|
|
//
|
2017-05-31 15:15:24 +00:00
|
|
|
// 2. An ADI specific BSD license, which can be found in the top level directory
|
|
|
|
// of this repository (LICENSE_ADIBSD), and also on-line at:
|
2017-05-29 06:55:41 +00:00
|
|
|
// https://github.com/analogdevicesinc/hdl/blob/master/LICENSE_ADIBSD
|
|
|
|
// This will allow to generate bit files and not release the source code,
|
|
|
|
// as long as it attaches to an ADI device.
|
2015-06-26 09:04:19 +00:00
|
|
|
//
|
|
|
|
// ***************************************************************************
|
|
|
|
// ***************************************************************************
|
|
|
|
|
|
|
|
`timescale 1ns/100ps
|
|
|
|
|
2017-04-13 08:45:54 +00:00
|
|
|
module util_adcfifo #(
|
|
|
|
|
2019-01-11 08:54:16 +00:00
|
|
|
parameter FPGA_TECHNOLOGY = 0,
|
2017-04-13 08:45:54 +00:00
|
|
|
parameter ADC_DATA_WIDTH = 256,
|
|
|
|
parameter DMA_DATA_WIDTH = 64,
|
|
|
|
parameter DMA_READY_ENABLE = 1,
|
2022-04-08 10:21:52 +00:00
|
|
|
parameter DMA_ADDRESS_WIDTH = 10
|
|
|
|
) (
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// fifo interface
|
|
|
|
|
2017-05-17 20:18:53 +00:00
|
|
|
input adc_rst,
|
|
|
|
input adc_clk,
|
|
|
|
input adc_wr,
|
|
|
|
input [ADC_DATA_WIDTH-1:0] adc_wdata,
|
|
|
|
output adc_wovf,
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// dma interface
|
|
|
|
|
2017-05-17 20:18:53 +00:00
|
|
|
input dma_clk,
|
|
|
|
output dma_wr,
|
|
|
|
output [DMA_DATA_WIDTH-1:0] dma_wdata,
|
|
|
|
input dma_wready,
|
|
|
|
input dma_xfer_req,
|
2022-04-08 10:21:52 +00:00
|
|
|
output [ 3:0] dma_xfer_status
|
|
|
|
);
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
localparam DMA_MEM_RATIO = ADC_DATA_WIDTH/DMA_DATA_WIDTH;
|
2017-07-31 19:00:47 +00:00
|
|
|
localparam ADDRESS_PADDING_WIDTH = (DMA_MEM_RATIO == 1) ? 0 :
|
|
|
|
(DMA_MEM_RATIO == 2) ? 1 :
|
|
|
|
(DMA_MEM_RATIO == 4) ? 2 : 3;
|
|
|
|
localparam ADC_ADDRESS_WIDTH = DMA_ADDRESS_WIDTH - ADDRESS_PADDING_WIDTH;
|
2015-08-19 11:11:47 +00:00
|
|
|
localparam ADC_ADDR_LIMIT = (2**ADC_ADDRESS_WIDTH)-1;
|
2017-05-17 20:18:53 +00:00
|
|
|
localparam DMA_ADDR_LIMIT = (2**DMA_ADDRESS_WIDTH)-1;
|
2015-11-04 11:31:50 +00:00
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
// internal registers
|
|
|
|
|
2017-05-17 20:18:53 +00:00
|
|
|
reg [ 2:0] adc_xfer_req_m = 'd0;
|
|
|
|
reg adc_xfer_init = 'd0;
|
|
|
|
reg adc_xfer_enable = 'd0;
|
|
|
|
reg adc_wr_int = 'd0;
|
|
|
|
reg [ADC_DATA_WIDTH-1:0] adc_wdata_int = 'd0;
|
|
|
|
reg [ADC_ADDRESS_WIDTH-1:0] adc_waddr_int = 'd0;
|
2019-05-08 14:23:15 +00:00
|
|
|
reg adc_capture_arm = 1'b0;
|
2017-05-17 20:18:53 +00:00
|
|
|
reg dma_rd = 'd0;
|
|
|
|
reg dma_rd_d = 'd0;
|
|
|
|
reg [DMA_DATA_WIDTH-1:0] dma_rdata_d = 'd0;
|
2019-05-08 14:23:15 +00:00
|
|
|
reg [DMA_ADDRESS_WIDTH:0] dma_raddr = 'd0;
|
|
|
|
reg [DMA_ADDRESS_WIDTH-1:0] dma_waddr_int = 'd0;
|
|
|
|
reg dma_endof_read = 'd0;
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// internal signals
|
|
|
|
|
2018-08-14 13:03:53 +00:00
|
|
|
wire adc_rst_s;
|
2017-05-17 20:18:53 +00:00
|
|
|
wire dma_wready_s;
|
|
|
|
wire [DMA_DATA_WIDTH-1:0] dma_rdata_s;
|
2019-05-08 14:23:15 +00:00
|
|
|
wire dma_read_rst_s;
|
|
|
|
wire dma_wr_int_s;
|
|
|
|
wire [ADC_ADDRESS_WIDTH-1:0] dma_waddr_int_s;
|
|
|
|
wire adc_end_of_capture_s;
|
|
|
|
wire [ADC_ADDRESS_WIDTH-1:0] adc_waddr_int_s;
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
// write interface
|
|
|
|
|
|
|
|
assign adc_wovf = 1'd0;
|
|
|
|
|
2018-08-14 13:03:53 +00:00
|
|
|
// synchronize the adc_rst to the adc_clk clock domain
|
|
|
|
ad_rst i_adc_rst_sync (
|
|
|
|
.rst_async (adc_rst),
|
|
|
|
.clk (adc_clk),
|
|
|
|
.rstn (),
|
|
|
|
.rst (adc_rst_s));
|
|
|
|
|
2019-05-08 14:23:15 +00:00
|
|
|
// optional capture synchronization
|
|
|
|
|
2018-08-14 13:03:53 +00:00
|
|
|
always @(posedge adc_clk) begin
|
|
|
|
if (adc_rst_s == 1'b1) begin
|
2015-06-26 09:04:19 +00:00
|
|
|
adc_xfer_req_m <= 'd0;
|
|
|
|
end else begin
|
|
|
|
adc_xfer_req_m <= {adc_xfer_req_m[1:0], dma_xfer_req};
|
2019-05-08 14:23:15 +00:00
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
always @(posedge adc_clk) begin
|
|
|
|
if (adc_rst_s == 1'b1) begin
|
|
|
|
adc_xfer_init <= 'd0;
|
|
|
|
end else begin
|
2015-06-26 09:04:19 +00:00
|
|
|
adc_xfer_init <= adc_xfer_req_m[1] & ~adc_xfer_req_m[2];
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
2019-05-08 14:23:15 +00:00
|
|
|
// a de-asserted xfer_req will reset the FIFO
|
|
|
|
assign dma_wr = dma_wr_int_s & dma_xfer_req;
|
|
|
|
|
|
|
|
assign adc_end_of_capture_s = ((adc_waddr_int_s == ADC_ADDR_LIMIT) || (adc_xfer_req_m[2] == 1'b0)) &&
|
|
|
|
(adc_wr_int == 1'b1);
|
2018-08-14 13:03:53 +00:00
|
|
|
always @(posedge adc_clk) begin
|
|
|
|
if (adc_rst_s == 1'b1) begin
|
2019-05-08 14:23:15 +00:00
|
|
|
adc_xfer_enable <= 'd0;
|
2015-06-26 09:04:19 +00:00
|
|
|
end else begin
|
|
|
|
if (adc_xfer_init == 1'b1) begin
|
2019-05-08 14:23:15 +00:00
|
|
|
adc_xfer_enable <= 1'b1;
|
|
|
|
end else if (adc_end_of_capture_s == 1'b1) begin
|
|
|
|
adc_xfer_enable <= 1'b0;
|
2015-06-26 09:04:19 +00:00
|
|
|
end
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
2019-05-08 14:23:15 +00:00
|
|
|
assign adc_waddr_int_s = (adc_waddr_int == ADC_ADDR_LIMIT) ? adc_waddr_int : adc_waddr_int + 1'b1;
|
2018-08-14 13:03:53 +00:00
|
|
|
always @(posedge adc_clk) begin
|
2019-05-08 14:23:15 +00:00
|
|
|
if (adc_xfer_req_m[2] == 1'b0) begin
|
|
|
|
adc_wr_int <= 'd0;
|
|
|
|
adc_wdata_int <= 'd0;
|
|
|
|
adc_waddr_int <= 'd0;
|
2015-06-26 09:04:19 +00:00
|
|
|
end else begin
|
2019-05-08 14:23:15 +00:00
|
|
|
adc_wr_int <= adc_wr & adc_xfer_enable;
|
|
|
|
adc_wdata_int <= adc_wdata;
|
|
|
|
if (adc_wr_int == 1'b1) begin
|
|
|
|
adc_waddr_int <= adc_waddr_int_s;
|
2015-06-26 09:04:19 +00:00
|
|
|
end
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
// read interface
|
|
|
|
|
|
|
|
assign dma_xfer_status = 4'd0;
|
|
|
|
|
2019-05-08 14:23:15 +00:00
|
|
|
// write address synchronization
|
|
|
|
|
|
|
|
sync_gray #(
|
|
|
|
.DATA_WIDTH (ADC_ADDRESS_WIDTH),
|
2022-04-08 10:21:52 +00:00
|
|
|
.ASYNC_CLK (1)
|
|
|
|
) i_dma_waddr_sync (
|
2019-05-08 14:23:15 +00:00
|
|
|
.in_clk (adc_clk),
|
|
|
|
.in_resetn (1'b1),
|
|
|
|
.in_count (adc_waddr_int),
|
|
|
|
.out_resetn (1'b1),
|
|
|
|
.out_clk (dma_clk),
|
|
|
|
.out_count (dma_waddr_int_s));
|
2017-08-17 11:16:10 +00:00
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
always @(posedge dma_clk) begin
|
2019-05-08 14:23:15 +00:00
|
|
|
if (dma_read_rst_s == 1'b1) begin
|
|
|
|
dma_waddr_int <= 'd0;
|
2015-06-26 09:04:19 +00:00
|
|
|
end else begin
|
2019-05-08 14:23:15 +00:00
|
|
|
dma_waddr_int <= {dma_waddr_int_s,{ADDRESS_PADDING_WIDTH{1'b0}}};
|
2015-06-26 09:04:19 +00:00
|
|
|
end
|
|
|
|
end
|
2015-11-04 11:31:50 +00:00
|
|
|
|
2019-05-08 14:23:15 +00:00
|
|
|
assign dma_read_rst_s = ~dma_xfer_req;
|
|
|
|
|
2015-06-26 09:04:19 +00:00
|
|
|
assign dma_wready_s = (DMA_READY_ENABLE == 0) ? 1'b1 : dma_wready;
|
2019-12-02 13:14:20 +00:00
|
|
|
assign dma_rd_s = ((dma_raddr < {1'b0, dma_waddr_int}) || &dma_waddr_int) & dma_wready_s;
|
2015-06-26 09:04:19 +00:00
|
|
|
|
|
|
|
always @(posedge dma_clk) begin
|
2019-05-08 14:23:15 +00:00
|
|
|
if (dma_read_rst_s == 1'b1) begin
|
2015-06-26 09:04:19 +00:00
|
|
|
dma_rd <= 'd0;
|
|
|
|
dma_rd_d <= 'd0;
|
|
|
|
dma_rdata_d <= 'd0;
|
|
|
|
dma_raddr <= 'd0;
|
2019-05-08 14:23:15 +00:00
|
|
|
dma_endof_read <= 'd0;
|
2015-06-26 09:04:19 +00:00
|
|
|
end else begin
|
2019-05-08 14:23:15 +00:00
|
|
|
if (dma_waddr_int != 'd0) begin
|
|
|
|
dma_rd <= dma_rd_s;
|
|
|
|
if (dma_rd_s == 1'b1) begin
|
|
|
|
dma_raddr <= dma_raddr + 1'b1;
|
|
|
|
end
|
|
|
|
end
|
2015-06-26 09:04:19 +00:00
|
|
|
dma_rd_d <= dma_rd;
|
|
|
|
dma_rdata_d <= dma_rdata_s;
|
|
|
|
end
|
|
|
|
end
|
|
|
|
|
|
|
|
// instantiations
|
|
|
|
|
2017-05-17 20:18:53 +00:00
|
|
|
generate
|
2019-01-11 08:54:16 +00:00
|
|
|
if (FPGA_TECHNOLOGY == 1) begin
|
2018-08-14 11:24:01 +00:00
|
|
|
mem_asym i_mem_asym (
|
2019-09-09 13:11:02 +00:00
|
|
|
.mem_i_wrclock_clk (adc_clk),
|
|
|
|
.mem_i_wren_wren (adc_wr_int),
|
|
|
|
.mem_i_wraddress_wraddress (adc_waddr_int),
|
|
|
|
.mem_i_datain_datain (adc_wdata_int),
|
|
|
|
.mem_i_rdclock_clk (dma_clk),
|
|
|
|
.mem_i_rdaddress_rdaddress (dma_raddr[DMA_ADDRESS_WIDTH-1:0]),
|
|
|
|
.mem_o_dataout_dataout (dma_rdata_s));
|
2017-05-17 20:18:53 +00:00
|
|
|
end else begin
|
2015-06-26 09:04:19 +00:00
|
|
|
ad_mem_asym #(
|
2015-08-19 11:11:47 +00:00
|
|
|
.A_ADDRESS_WIDTH (ADC_ADDRESS_WIDTH),
|
|
|
|
.A_DATA_WIDTH (ADC_DATA_WIDTH),
|
|
|
|
.B_ADDRESS_WIDTH (DMA_ADDRESS_WIDTH),
|
2022-04-08 10:21:52 +00:00
|
|
|
.B_DATA_WIDTH (DMA_DATA_WIDTH)
|
|
|
|
) i_mem_asym (
|
2015-06-26 09:04:19 +00:00
|
|
|
.clka (adc_clk),
|
|
|
|
.wea (adc_wr_int),
|
|
|
|
.addra (adc_waddr_int),
|
|
|
|
.dina (adc_wdata_int),
|
|
|
|
.clkb (dma_clk),
|
2018-07-19 13:44:04 +00:00
|
|
|
.reb (1'b1),
|
2019-05-08 14:23:15 +00:00
|
|
|
.addrb (dma_raddr[DMA_ADDRESS_WIDTH-1:0]),
|
2015-06-26 09:04:19 +00:00
|
|
|
.doutb (dma_rdata_s));
|
2017-05-17 20:18:53 +00:00
|
|
|
end
|
|
|
|
endgenerate
|
2015-06-26 09:04:19 +00:00
|
|
|
|
2022-04-08 10:21:52 +00:00
|
|
|
ad_axis_inf_rx #(
|
|
|
|
.DATA_WIDTH(DMA_DATA_WIDTH)
|
|
|
|
) i_axis_inf (
|
2015-06-26 09:04:19 +00:00
|
|
|
.clk (dma_clk),
|
2019-05-08 14:23:15 +00:00
|
|
|
.rst (dma_read_rst_s),
|
2015-06-26 09:04:19 +00:00
|
|
|
.valid (dma_rd_d),
|
|
|
|
.last (1'd0),
|
|
|
|
.data (dma_rdata_d),
|
2019-05-08 14:23:15 +00:00
|
|
|
.inf_valid (dma_wr_int_s),
|
2015-06-26 09:04:19 +00:00
|
|
|
.inf_last (),
|
|
|
|
.inf_data (dma_wdata),
|
|
|
|
.inf_ready (dma_wready));
|
|
|
|
|
|
|
|
endmodule
|